Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.
PC BUFFER The ICS91305 is a high performance, low skew, low jitter clock driver. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in communication systems operating at speeds from 10 to 133 MHz. ICS91305 is a zero delay buffer that provides synchronization between the input and output. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than +/- 350 pS, the part acts as a zero delay buffer. The ICS91305 comes in an eight pin 150 mil SOIC package. It has five output clocks. In the absence of REF input, will be in the power down mode. In this mode, the PLL is turned off and the output buffers are pulled low. Power down mode provides the lowest power consumption for a standby condition.? Zero input - output delay ? Frequency range 10 - 133 MHz (3.3V) ? 5V tolerant input REF ? High loop filter bandwidth ideal for Spread Spectrum applications. ? Less than 200 ps Jitter between outputs ? Skew controlled outputs ? Skew less than 250 ps between outputs ? Available in 8 pin 150 mil SOIC & 173 mil TSSOP packages ? 3.3V ±10% operation
91305AM Maximum Ratings
Temperature
C
Voltage
3.3 V
Package
SOIC 8
Speed
NA
91305AMI General Description
PC BUFFER The ICS91305 is a high performance, low skew, low jitter clock driver. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in communication systems operating at speeds from 10 to 133 MHz. ICS91305 is a zero delay buffer that provides synchronization between the input and output. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than +/- 350 pS, the part acts as a zero delay buffer. The ICS91305 comes in an eight pin 150 mil SOIC package. It has five output clocks. In the absence of REF input, will be in the power down mode. In this mode, the PLL is turned off and the output buffers are pulled low. Power down mode provides the lowest power consumption for a standby condition.? Zero input - output delay ? Frequency range 10 - 133 MHz (3.3V) ? 5V tolerant input REF ? High loop filter bandwidth ideal for Spread Spectrum applications. ? Less than 200 ps Jitter between outputs ? Skew controlled outputs ? Skew less than 250 ps between outputs ? Available in 8 pin 150 mil SOIC & 173 mil TSSOP packages ? 3.3V ±10% operation