Position: Home > DataSheet > Index T > TSB Series > TSB41LV02(AB2), TSB41LV02A, TSB41LV02APAP
Low Cost Custom Prototype PCB Manufacturer

TSB41LV02(AB2), TSB41LV02A, TSB41LV02APAP

TSB41LV02(AB2), TSB41LV02A, TSB41LV02APAP Selling Leads, Datasheet

MFG:Texas Instruments  Category:Integrated Circuits (ICs)  Package Cooled:TQFP  D/C:TQFP

TSB41LV02(AB2), TSB41LV02A, TSB41LV02APAP Picture

TSB41LV02(AB2), TSB41LV02A, TSB41LV02APAP Datasheet download

Five Points

Part Number: TSB41LV02(AB2)

Category: Integrated Circuits (ICs)

MFG: Texas Instruments

Package Cooled: TQFP

D/C: TQFP

Description: 2-PORT IEEE-1394A PHYS LAYER TRA

 

 
 
 
Urgent Purchase
Attentive hint

Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.


Top Sellers:

TOP

TSB41LV02(AB2) Suppliers

More TSB41LV02(AB2) Suppliers

Select All  

  • TSB12LV01A

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 65 Note: NEW  Adddate: 2024-04-28
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01A1

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 600 Note: NEW  Adddate: 2024-04-28
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01AIPZ

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 74 Note: NEW  Adddate: 2024-04-28
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01APZ

  • Vendor: TI Pack: QFP D/C: 04+& Qty: 400 Note: NEW  Adddate: 2024-04-28
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV21APGF

  • Vendor: TI Pack: QFP D/C: 97+& Qty: 860 Note: I have stock with originalpack   Adddate: 2024-04-28
  • Inquire Now
  • Shenzhen Viga Electronics Co.,Ltd   China
    Contact: Ms.Suepan   MSN:tatiana0124@hotmail.com
    Tel: 86-755-33090962 33090963
    Fax: 86-755-33090960
    (0)

About TSB10

PDF/DataSheet Download

Datasheet: TSB10

File Size: 555679 KB

Manufacturer: ETC [ETC]

Download : Click here to Download

Related PDF Download

Related Part Number

TSB41LV02A Suppliers

More TSB41LV02A Suppliers

Select All  

  • TSB41LV02A

  • Vendor: TI Qty: 361  Adddate: 2024-04-28
  • Inquire Now
  • Buy best electronic   Iran
    Contact: Mr.saeedhamidi   MSN:buybestelectronic@hotmail.com
    Tel: +98-021-66752722
    Fax: 66753109--
    (12)
  • TSB12LV01A

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 65 Note: NEW  Adddate: 2024-04-28
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)

About TSB41LV02A

PDF/DataSheet Download

Datasheet: TSB41LV02A

File Size: 645663 KB

Manufacturer: TI [Texas Instruments]

Download : Click here to Download

Related PDF Download

Related Part Number

TSB41LV02APAP Suppliers

More TSB41LV02APAP Suppliers

Select All  

  • TSB12LV01A

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 65 Note: NEW  Adddate: 2024-04-28
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01A1

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 600 Note: NEW  Adddate: 2024-04-28
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01AIPZ

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 74 Note: NEW  Adddate: 2024-04-28
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)

About TSB41LV02APAP

PDF/DataSheet Download

Datasheet: TSB41LV02APAP

File Size: 645663 KB

Manufacturer: TI [Texas Instruments]

Download : Click here to Download

Related PDF Download

Related Part Number

TSB41LV02A General Description

The TSB41LV02A provides the digital and analog transceiver functions needed to implement a two-port node in a cable-based IEEE 1394 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The TSB41LV02A is designed to interface with a link layer controller (LLC), such as the TSB12LV21, TSB12LV22, TSB12LV23, TSB12LV31, TSB12LV41, TSB12LV42, or TSB12LV01A.

The TSB41LV02A requires only an external 24.576 MHz crystal as a reference. An external clock may be provided instead of a crystal. An internal oscillator drives an internal phase-locked loop (PLL), which generates the required 393.216 MHz reference signal. This reference signal is internally divided to provide the clock signals used to control transmission of the outbound encoded strobe and data information. A 49.152 MHz clock signal is supplied to the associated LLC for synchronization of the two chips and is used for resynchronization of the received data. The power-down (PD) function, when enabled by asserting the PD terminal high, stops operation of the PLL.

The TSB41LV02A supports an optional isolation barrier between itself and its LLC. When the ISO input terminal is tied high, the LLC interface outputs behave normally. When the ISO terminal is tied low, internal differentiating logic is enabled, and the outputs are driven such that they can be coupled through a capacitive or transformer galvanic isolation barrier as described in Annex J of IEEE Std 1394-1995 and in P1394a Supplement (section 5.9.4) (hereafter referred to as Annex J type isolation). To operate with TI bus holder isolation, the ISO terminal on the PHY must be high.

Data bits to be transmitted through the cable ports are received from the LLC on two, four, or eight parallel paths
(depending on the requested transmission speed) and are latched internally in the TSB41LV02A in synchronization with the 49.152 MHz system clock. These bits are combined serially, encoded, and transmitted at 98.304, 196.608, or 393.216 Mbits/s (referred to as S100, S200, and S400 speed respectively) as the outbound data-strobe information stream. During transmission, the encoded data information is transmitted differentially on the TPB cable pair(s), and the encoded strobe information is transmitted differentially on the TPA cable pair(s).

During packet reception the TPA and TPB transmitters of the receiving cable port are disabled, and the receivers for that port are enabled. The encoded data information is received on the TPA cable pair, and the encoded strobe information is received on the TPB cable pair. The received data-strobe information is decoded to recover the receive clock signal and the serial data bits. The serial data bits are split into two, four, or eight bit parallel streams (depending upon the indicated receive speed), resynchronized to the local 49.152 MHz system clock, and sent to the associated LLC. The received data is also transmitted (repeated) on the other active (connected)
cable ports.

Both the TPA and TPB cable interfaces incorporate differential comparators to monitor the line states during initialization and arbitration. The outputs of these comparators are used by the internal logic to determine the arbitration status. The TPA channel monitors the incoming cable common-mode voltage. The value of this common-mode voltage is used during arbitration to set the speed of the next packet transmission. In addition, the TPB channel monitors the incoming cable common-mode voltage on the TPB pair for the presence of the remotely supplied twisted-pair bias voltage.

The TSB41LV02A provides a 1.86 V nominal bias voltage at the TPBIAS terminal for port termination. The PHYcontains two independent TPBIAS circuits. This bias voltage, when seen through a cable by a remote receiver, indicates the presence of an active connection. This bias voltage source must be stabilized by an external filter capacitor of 1.0 mF.

The line drivers in the TSB41LV02A operate in a high-impedance current mode, and are designed to work with
external 112-W line-termination resistor networks in order to match the 110-W cable impedance. One network
is provided at each end of a twisted-pair cable. Each network is composed of a pair of series-connected 56-W resistors. The midpoint of the pair of resistors that is directly connected to the twisted-pair-A terminals is connected to its corresponding TPBIAS voltage terminal. The midpoint of the pair of resistors that is directly connected to the twisted-pair-B terminals is coupled to ground through a parallel R-C network with recommended values of 5 kW and 220 pF. The values of the external line termination resistors are designed to meet the standard specifications when connected in parallel with the internal receiver circuits. An external resistor connected between the R0 and R1 terminals sets the driver output current, along with other internal operating currents. This current setting resistor has a value of 6.3 kW±1%. This may be accomplished by placing
a 6.34-kW ±1% resistor in parallel with a 1-MW resistor.

When the power supply of the TSB41LV02A is 0 V while the twisted-pair cables are connected, the TSB41LV02A transmitter and receiver circuitry will present a high impedance to the cable and will not load the TPBIAS voltage at the other end of the cable.

When the TSB41LV02A is used with one or more of the ports not brought out to a connector, the twisted-pair terminals of the unused ports must be terminated for reliable operation. For each unused port, the TPB+ and TPB terminals should be tied together and then pulled to ground, or the TPB+ and TPB terminals should be connected to the suggested termination network. The TPA+ and TPA and TPBIAS terminals of an unused port may be left unconnected. The TPBIAS terminal should be connected to a 1-mF capacitor to ground or left floating.

The TESTM, SE, and SM terminals are used to set up various manufacturing test conditions. For normal operation, the TESTM terminal should be connected to VDD, SE should be tied to ground through a 1-kW resistor, while SM should be connected directly to ground.

Four package terminals are used as inputs to set the default value for four configuration status bits in the self-ID packet, and are hardwired high or low as a function of the equipment design. The PC0PC2 terminals are used to indicate the default power-class status for the node (the need for power from the cable or the ability to supply power to the cable). See Table 9 for power-class encoding. The C/LKON terminal is used as an input to indicate that the node is a contender for either isochronous resource manager (IRM) or bus manager (BM).

The TSB41LV02A supports suspend/resume as defined in the IEEE P1394a specification. The suspend mechanism allows pairs of directly-connected ports to be placed into a low-power conservation state (suspended state) while maintaining a port-to-port connection between bus segments. While in the suspended state, a port is unable to transmit or receive data transaction packets. However, a port in the suspended state is capable of detecting connection status changes and detecting incoming TPBias. When both ports of the TSB41LV02A are suspended, all circuits except the bandgap reference generator and bias detection circuits are powered down, resulting in significant power savings. For additional details of suspend/resume operation refer to the P1394a specification. The use of suspend/resume is recommended for new designs.

The port transmitter and receiver circuitry is disabled during power-down (when the PD input terminal is asserted high), during reset (when the RESET input terminal is asserted low), when no active cable is connected to the port, or when controlled by the internal arbitration logic. The TPBias output is disabled during power-down, during reset, or when the port is disabled as commanded by the LLC.

The CNA (cable-not-active) output terminal is asserted high when there are no twisted-pair cable ports receiving incoming bias (i.e., they are either disconnected or suspended), and can be used along with LPS to determine when to power-down the TSB41LV02A. The CNA output is not debounced. When the PD terminal is asserted high, the CNA detection circuitry is enabled (regardless of the previous state ports) and a pulldown is activated on the RESET terminal so as to force a reset of the TSB41LV02A internal logic.

The LPS (link power status) terminal works with the C/LKON terminal to manage the power usage in the node.

The LPS signal from the LLC used in conjunction with the LCtrl bit (see Table 1 and Table 2 in the Application Information section) to indicate the active/power status of the LLC. The LPS signal is also used to reset, disable, and initialize the PHY-LLC interface (the state of the PHY-LLC interface is controlled solely by the LPS input regardless of the state of the LCtrl bit).

The LPS input is considered inactive if it remains low for more than 2.6 ms and is considered active otherwise. When the TSB41LV02A detects that the LPS is inactive, it will place the PHY-LLC interface into a low-power reset state in which the CTL and D outputs are held in the logic zero state and the LREQ input is ignored; however, the SYSCLK output remains active. If the LPS input remains low for more than 26 ms, the PHY-LLC interface is put into a low-power disabled state in which the SYSCLK output is also held inactive. The PHY-LLC interface is also held in the disabled state during hardware reset. The TSB41LV02A will continue the necessary repeater functions required for normal network operation regardless of the state of the PHY-LLC interface.

When the interface is in the reset or disabled state and the LPS is again observed active, the PHY will initialize and return it to normal operation.

TSB41LV02A Maximum Ratings

Supply voltage range, VDD (see Note 1) . . . . . . . . . . . . . . . . . . . . . . .    . . .  0.3 V to 4 V
Input voltage range, VI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .0.5 V to VDD+0.5 V
5-V tolerant I/O supply voltage range, VDD-5V . . . . . . . . . . . . . . . . . . .  . .. 0.3 V to 5.5 V
5-V tolerant input voltage range, VI-5V . . . . . . . . . . . . . . . . . . . .   0.5 V to VDD-5V+0.5 V
Output voltage range at any output, VO . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to VDD+0.5 V
Electrostatic discharge (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . HBM:4 kV, MM:200 V
Continuous total power dissipation . . . . . . . . . . . . . . . . . . . . . See Dissipation Rating Table
Operating free air temperature, TA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .  65°C to 150°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds . . . . . . . . . . . . . . . .260°C
NOTES:
1. All voltage values, except differential I/O bus voltages, are with respect to network ground.
2. HBM is Human body model, MM is machine model.

TSB41LV02A Features

·Fully Supports Provisions of IEEE 1394-1995 Standard for High-Performance Serial Bus† and the P1394a Supplement
·Fully Interoperable With FireWireE and i.LINKE Implementation of IEEE Std 1394
·Fully Compliant With OpenHCI Requirements
·Provides Two P1394a Fully Compliant Cable Ports at 100/200/400 Megabits per Second (Mbits/s)
·Full P1394a Support Includes: Connection Debounce, Arbitrated Short Reset, Multispeed Concatenation, Arbitration Acceleration, Fly-By Concatenation, Port Disable/Suspend/Resume
·Extended Resume Signaling for Compatibility With Legacy DV Devices
·Power-Down Features to Conserve Energy in Battery Powered Applications Include: Automatic Device Power-Down During Suspend, Device Power-Down Pin, Link Interface Disable via LPS, and Inactive Ports Powered Down
·Ultra Low-Power Sleep Mode
·Node Power Class Information Signaling for System Power Management
·Cable Power Presence Monitoring
·Cable Ports Monitor Line Conditions for Active Connection to Remote Node
·Register Bits Give Software Control of Contender Bit, Power Class Bits, Link Active Control Bit and P1394a Features
·Data Interface to Link-Layer Controller Through 2/4/8 Parallel Lines at 49.152 MHz
·Interface to Link Layer Controller Supports Low Cost TI Bus-holder Isolation and Optional Annex J Electrical Isolation
·Interoperable With Link-Layer Controllers Using 3.3-V and 5-V Supplies
·Interoperable With Other Physical Layers (PHYs) Using 3.3-V and 5-V Supplies
·Low Cost 24.576-MHz Crystal Provides Transmit, Receive Data at 100/200/400 Mbits/s, and Link-Layer Controller Clock at 49.152 MHz
·Incoming Data Resynchronized to Local Clock
·Logic Performs System Initialization and Arbitration Functions
·Encode and Decode Functions Included for Data-Strobe Bit Level Encoding
·Separate Cable Bias (TPBIAS) for Each Port
·Single 3.3-V Supply Operation
·Meets Intel Mobile Power Guideline 2000
·Low Cost High Performance 64 Pin TQFP (PAP) Thermally Enhanced Package

TSB41LV02A Connection Diagram

TSB41LV02APAP Parameters

Technical/Catalog InformationTSB41LV02APAP
VendorTexas Instruments
CategoryIntegrated Circuits (ICs)
Number of Drivers/Receivers-
TypeTransceiver
Voltage - Supply-
Package / Case64-TQFP Exposed Pad, 64-eTQFP, 64-HTQFP
PackagingTube
ProtocolIEEE 1394
Drawing Number296; 4147702; PAP; 64
Lead Free StatusContains Lead
RoHS StatusRoHS Non-Compliant
Other Names TSB41LV02APAP
TSB41LV02APAP
296 11826 5 ND
296118265ND
296-11826-5

Hotspot Suppliers Product

  • Models: MT58L64L18CT-10
Price: 4-6 USD

    MT58L64L18CT-10

    Price: 4-6 USD

    MT58L64L18CT-10 TQFP100

  • Models: DL-7140-211M
Price: 5-6.5 USD

    DL-7140-211M

    Price: 5-6.5 USD

    DL-7140-211M laser tube

  • Models: 74LVC74APG
Price: 4-5 USD

    74LVC74APG

    Price: 4-5 USD

    74LVC74APG - IC FLIP FLOP D-Type POS-EDG DUAL 14TSSOP

  • Models: CY28346ZI-2
Price: 6.5-8 USD

    CY28346ZI-2

    Price: 6.5-8 USD

    CYPRESS - Clock Synthesizer with Differential CPU Outputs

  • Models: PI5V330QEX
Price: .284-.286 USD

    PI5V330QEX

    Price: 0.284-0.286 USD

    PI5V330QEX Pericom Multiplexer Switch ICs

  • Models: BSM300GA120DN2
Price: 1-2 USD

    BSM300GA120DN2

    Price: 1-2 USD

    IGBT power module, Single switch, 1200 V, Collector-emitter voltage, 430A

  • Models: SVA150XG04TB
Price: 1-2 USD

    SVA150XG04TB

    Price: 1-2 USD

    a-Si TFT-LCD, NEC, 228.096Hmm, 560V

  • Models: PC354N1
Price: .124-.2 USD

    PC354N1

    Price: 0.124-0.2 USD

    PC354N1T - Mini-flat Package, AC Input Type Photocoupler - Sharp Electrionic Components

  • Models: RL1210JR-070R22L
Price: .177-.178 USD

    RL1210JR-070R22L

    Price: 0.177-0.178 USD

    RL1210JR51-XX-BL - Thick Film Chip Resistor Low Ohmic - TAITRON Components Incorporated

  • Models: STPS140A
Price: .053-.055 USD

    STPS140A

    Price: 0.053-0.055 USD

    STPS140A - POWER SCHOTTKY RECTIFIER - STMicroelectronics

  • Models: STA013
Price: 1.45-1.5 USD

    STA013

    Price: 1.45-1.5 USD

    STA013 - MPEG 2.5 LAYER III AUDIO DECODER - STMicroelectronics

  • Models: SMBJ5347B
Price: .073-.075 USD

    SMBJ5347B

    Price: 0.073-0.075 USD

    SMBJ5347B - 5 Watt Surface Mount Silicon Zener Diodes - Micro Commercial Components

Quick search:    ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789