Position: Home > DataSheet > Index T > TSB Series > TSB43AA82PGE, TSB43AB21, TSB43AB21/A
Low Cost Custom Prototype PCB Manufacturer

TSB43AA82PGE, TSB43AB21, TSB43AB21/A

TSB43AA82PGE, TSB43AB21, TSB43AB21/A Selling Leads, Datasheet

MFG:Texas Instruments  Category:Integrated Circuits (ICs)  Package Cooled:TQFP144  D/C:09+

TSB43AA82PGE, TSB43AB21, TSB43AB21/A Picture

TSB43AA82PGE, TSB43AB21, TSB43AB21/A Datasheet download

Five Points

Part Number: TSB43AA82PGE

Category: Integrated Circuits (ICs)

MFG: Texas Instruments

Package Cooled: TQFP144

D/C: 09+

Description: 1394 INTEGRATED PHY AND LINK LAY

 

 
 
 
Urgent Purchase
Attentive hint

Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.


Top Sellers:

TOP

TSB43AA82PGE Suppliers

More TSB43AA82PGE Suppliers

Select All  

  • TSB12LV01A

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 65 Note: NEW  Adddate: 2024-04-27
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01A1

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 600 Note: NEW  Adddate: 2024-04-27
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01AIPZ

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 74 Note: NEW  Adddate: 2024-04-27
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01APZ

  • Vendor: TI Pack: QFP D/C: 04+& Qty: 400 Note: NEW  Adddate: 2024-04-27
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV21APGF

  • Vendor: TI Pack: QFP D/C: 97+& Qty: 860 Note: I have stock with originalpack   Adddate: 2024-04-27
  • Inquire Now
  • Shenzhen Viga Electronics Co.,Ltd   China
    Contact: Ms.Suepan   MSN:tatiana0124@hotmail.com
    Tel: 86-755-33090962 33090963
    Fax: 86-755-33090960
    (0)

About TSB10

PDF/DataSheet Download

Datasheet: TSB10

File Size: 555679 KB

Manufacturer: ETC [ETC]

Download : Click here to Download

Related PDF Download

Related Part Number

TSB43AB21 Suppliers

More TSB43AB21 Suppliers

Select All  

  • TSB43AB21APDT

  • Vendor: Toshiba D/C: 04+& Qty: QFP Note: new original  Adddate: 2024-04-27
  • Inquire Now
  • HDLBL Components   China
    Contact: Ms.Susan   MSN:susanwang82@live.cn
    Tel: 86-010-13910265534
    Fax: --
    (54)

About TSB43AB21

PDF/DataSheet Download

Datasheet: TSB43AB21

File Size: 672278 KB

Manufacturer: TI [Texas Instruments]

Download : Click here to Download

Related PDF Download

Related Part Number

TSB43AB21/A Suppliers

More TSB43AB21/A Suppliers

Select All  

  • TSB12LV01A

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 65 Note: NEW  Adddate: 2024-04-27
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01A1

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 600 Note: NEW  Adddate: 2024-04-27
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01AIPZ

  • Vendor: TI Pack: QFP D/C: 00+& Qty: 74 Note: NEW  Adddate: 2024-04-27
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV01APZ

  • Vendor: TI Pack: QFP D/C: 04+& Qty: 400 Note: NEW  Adddate: 2024-04-27
  • Inquire Now
  • SW Electronics Limited   China
    Contact: Mr.FrankLiu   MSN:frankL04@hotmail.com
    Tel: 86-010-82375981
    Fax: 86-010-82371390
    (0)
  • TSB12LV21APGF

  • Vendor: TI Pack: QFP D/C: 97+& Qty: 860 Note: I have stock with originalpack   Adddate: 2024-04-27
  • Inquire Now
  • Shenzhen Viga Electronics Co.,Ltd   China
    Contact: Ms.Suepan   MSN:tatiana0124@hotmail.com
    Tel: 86-755-33090962 33090963
    Fax: 86-755-33090960
    (0)

About TSB10

PDF/DataSheet Download

Datasheet: TSB10

File Size: 555679 KB

Manufacturer: ETC [ETC]

Download : Click here to Download

Related PDF Download

Related Part Number

TSB43AA82PGE Parameters

Technical/Catalog InformationTSB43AA82PGE
VendorTexas Instruments
CategoryIntegrated Circuits (ICs)
Controller TypePHY/Link Layer Controller
InterfaceIEEE 1394
Voltage - Supply3.3V
Current - Supply-
Package / Case144-LQFP
PackagingTray
Operating Temperature-
Drawing Number296; 4040147; PGE; 144
Lead Free StatusLead Free
RoHS StatusRoHS Compliant
Other Names TSB43AA82PGE
TSB43AA82PGE
296 11082 ND
29611082ND
296-11082

TSB43AB21 General Description

The Texas Instruments TSB43AB21 device is an integrated 1394a-2000 OHCI PHY/link-layer controller (LLC) device
that is fully compliant with the PCI Local Bus Specification, the PCI Bus Power Management Interface Specification (Revision 1.1), IEEE Std 1394-1995, IEEE Std 1394a-2000, and the 1394 Open Host Controller Interface Specification (Release 1.1). It is capable of transferring data between the 33-MHz PCI bus and the 1394 bus at 100M bits/s, 200M bits/s, and 400M bits/s. The TSB43AB21 device provides one 1394 port. The TSB43AB21 device also supports the IEEE Std 1394a-2000 power-down features for battery-operated applications and arbitration enhancements.

As required by the 1394 Open Host Controller Interface Specification (OHCI) and IEEE Std 1394a-2000, internal control registers are memory-mapped and nonprefetchable. The PCI configuration header is accessed through configuration cycles specified by PCI, and it provides plug-and-play (PnP) compatibility. Furthermore, the TSB43AB21 device is compliant with the PCI Bus Power Management Interface Specification as specified by the PC 2001 Design Guide requirements. The TSB43AB21 device supports the D0, D1, D2, and D3 power states.

The TSB43AB21 design provides PCI bus master bursting, and it is capable of transferring a cacheline of data at 132M bytes/s after connection to the memory controller. Because PCI latency can be large, deep FIFOs are provided to buffer the 1394 data.

The TSB43AB21 device provides physical write posting buffers and a highly-tuned physical data path for SBP-2 performance. The TSB43AB21 device also provides multiple isochronous contexts, multiple cacheline burst transfers, and advanced internal arbitration.

An advanced CMOS process achieves low power consumption and allows the TSB43AB21 device to operate at PCI clock rates up to 33 MHz.

The TSB43AB21 PHY-layer provides the digital and analog transceiver functions needed to implement a single-port
node in a cable-based 1394 network. The cable port incorporates two differential line transceivers. The transceivers
include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission.

The TSB43AB21 PHY-layer requires only an external 24.576-MHz crystal as a reference for the cable ports. An external clock may be provided instead of a crystal. An internal oscillator drives an internal phase-locked loop (PLL), which generates the required 393.216-MHz reference signal. This reference signal is internally divided to provide the clock signals that control transmission of the outbound encoded strobe and data information. A 49.152-MHz clock signal is supplied to the integrated LLC for synchronization and is used for resynchronization of the received data.

Data bits to be transmitted through the cable port are received from the integrated LLC and are latched internally in
synchronization with the 49.152-MHz system clock. These bits are combined serially, encoded, and transmitted at 98.304M, 196.608M, or 393.216M bits/s (referred to as S100, S200, or S400 speeds, respectively) as the outbound
data-strobe information stream. During transmission, the encoded data information is transmitted differentially on the
twisted-pair B (TPB) cable pair, and the encoded strobe information is transmitted differentially on the twisted-pair
A (TPA) cable pair.

During packet reception, the TPA and TPB transmitters of the receiving cable port are disabled, and the receivers for that port are enabled. The encoded data information is received on the TPA cable pair, and the encoded strobe information is received on the TPB cable pair. The received data-strobe information is decoded to recover the receive
clock signal and the serial data bits. The serial data bits are resynchronized to the local 49.152-MHz system clock
and sent to the integrated LLC.

Both the TPA and TPB cable interfaces incorporate differential comparators to monitor the line states during
initialization and arbitration. The outputs of these comparators are used by the internal logic to determine thearbitration status. The TPA channel monitors the incoming cable common-mode voltage. The value of this common-mode voltage is used during arbitration to set the speed of the next packet transmission. In addition, the TPB channel monitors the incoming cable common-mode voltage on the TPB pair for the presence of the remotely supplied twisted-pair bias voltage.

The TSB43AB21 device provides a 1.86-V nominal bias voltage at the TPBIAS terminal for port termination. This bias
voltage, when seen through a cable by a remote receiver, indicates the presence of an active connection. This bias
voltage source must be stabilized by an external filter capacitor of 1.0 F.

The line drivers in the TSB43AB21 device operate in a high-impedance current mode and are designed to work with
external 112- line-termination resistor networks in order to match the 110- cable impedance. The network is composed of a pair of series-connected 56- resistors. The midpoint of the pair of resistors that is directly connected
to the TPA terminals is connected to its corresponding TPBIAS voltage terminal. The midpoint of the pair of resistors
that is directly connected to the TPB terminals is coupled to ground through a parallel R-C network with recommended
values of 5 k and 220 pF. The values of the external line-termination resistors are designed to meet the standard
specifications when connected in parallel with the internal receiver circuits. An external resistor connected between
the R0 and R1 terminals sets the driver output current and other internal operating currents. This current-setting resistor has a value of 6.34 k ±1%.

When the power supply of the TSB43AB21 device is off and the twisted-pair cables are connected, the TSB43AB21 transmitter and receiver circuitry present a high impedance to the cable and do not load the TPBIAS voltage at the other end of the cable.

When the device is in a low-power state (for example, D2 or D3) the TSB43AB21 device automatically enters a low-power mode if the port is inactive (disconnected, disabled, or suspended). In this low-power mode, the SB43AB21 device disables its internal clock generators and also disables various voltage and current reference circuits, depending on the state of the port (some reference circuitry must remain active in order to detect new cable connections, disconnections, or incoming TPBIAS, for example). The lowest power consumption (the ultralow-power sleep mode) is attained when the port is either disconnected or disabled with the port interrupt enable bit cleared.

The TSB43AB21 device exits the low-power mode when bit 19 (LPS) in the host controller control register at OHCI offset 50h/54h (see Section 4.16, Host Controller Control Register) is set to 1 or when a port event occurs which requires that the TSB43AB21 device to become active in order to respond to the event or to notify the LLC of the even
(for example, incoming bias is detected on a suspended port, a disconnection is detected on a suspended port, or a new connection is detected on a nondisabled port). When the TSB43AB21 device is in the low-power mode, the internal 49.153-MHz clock becomes active (and the integrated PHY layer becomes operative) within 2 ms after bit 19
(LPS) in the host controller control register at OHCI offset 50h/54h (see Section 4.16, Host Controller Control Register) is set to 1.

The TSB43AB21 device supports hardware enhancements to better support digital video (DV) and MPEG data stream reception and transmission. These enhancements are enabled through the isochronous receive digital video enhancements register at OHCI offset A88h (see Chapter 5, TI Extension Registers). The enhancements include automatic timestamp insertion for transmitted DV and MPEG-formatted streams and common isochronous packet (CIP) header stripping for received DV streams.

The CIP format is defined by the IEC 61883-1:1998 specification. The enhancements to the isochronous data contexts are implemented as hardware support for the synchronization timestamp for both DV and MPEG CIP formats. The TSB43AB21 device supports modification of the synchronization timestamp field to ensure that the value inserted via software is not stale-that is, the value is less than the current cycle timer when the packet is transmitted.

TSB43AB21 Maximum Ratings

Supply voltage range: REG18 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.2 V to 2.2 V
Supply voltage range:AVDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .0.3 V to 4.0 V
Supply voltage range:DVDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .0.3 V to 4.0 V
Supply voltage range:PLLVDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.3 V to 4.0 V
Supply voltage range:VDDP . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to 5.5 V
Input voltage range for PCI, VI, PHY, and Miscellaneous . . . . . . . . .0.5 to VDD + 0.5 V
Output voltage range for PCI, VO, PHY, and Miscellaneous . . . . .. . 0.5 to VDD + 0.5 V
Input clamp current, IIK (VI < 0 or VI > VDD) (see Note 1) . . . . . . . . . . . . . . . .  ±20 mA
Output clamp current, IOK (VO < 0 or VO > VDD) (see Note 2) . . . . . . . . . . . . .  ±20 mA
Electrostatic discharge (see Note 3) . . . . . . . . . . . . . . . . . . . . . . . HBM: 2 kV, MM: 200 V
Continuous total power dissipation . . . . . . . . . . . . . . . . . . See Dissipation Rating Table
Operating free-air temperature, TA . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. 0°C to 70°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . .65°C to 150°C
Lead temperature 1,6 mm (1/16 inch) from cage for 10 seconds . . . . . . . . . . . .  260°C
NOTES:
1. Applies to external input and bidirectional buffers. For 5-V tolerant use VI > VDDI. For PCI use VI > VDDP.
2. Applies to external output and bidirectional buffers. For 5-V tolerant use VO > VDDI. For PCI use VO > VDDP.
3. HBM is human body model, MM is machine model.

TSB43AB21 Features

• Fully compliant with 1394 Open Host Controller Interface Specification (Release 1.1)
• Fully compliant with provisions of IEEE Std 1394-1995 for a high-performance serial bus† and IEEE Std 1394a-2000
• Fully interoperable with FireWire and i.LINK implementations of IEEE Std 1394
• Compliant with Intel Mobile Power Guideline 2000
• Full IEEE Std 1394a-2000 support includes: connection debounce, arbitrated short reset, multispeed
concatenation, arbitration acceleration, fly-by concatenation, and port disable/suspend/resume
• Power-down features to conserve energy in battery-powered applications include: automatic device power down during suspend, PCI power management for link-layer, and inactive ports powered down
• Ultralow-power sleep mode
• One IEEE Std 1394a-2000 fully compliant cable port at 100M bits/s, 200M bits/s, or 400M bits/s
• Cable port monitors line conditions for active connection to remote node
• Cable power presence monitoring
• 1.8-V core logic with universal PCI interfaces compatible with 3.3-V and 5-V PCI signaling environments
• Physical write posting of up to three outstanding transactions
• PCI burst transfers and deep FIFOs to tolerate large host latency
• PCI_CLKRUN protocol
• External cycle timer control for customized synchronization
• Extended resume signaling for compatibility with legacy DV components
• PHY-link logic performs system initialization and arbitration functions
• PHY-link encode and decode functions included for data-strobe bit level encoding
• PHY-link incoming data resynchronized to local clock
• Low-cost 24.576-MHz crystal provides transmit and receive data at 100M bits/s, 200M bits/s, or 400M bits/s
• Node power class information signaling for system power management
• Serial ROM interface supports 2-wire serial EEPROM devices
• Two general-purpose I/Os
• Register bits give software control of contender bit, power class bits, link active control bit, and IEEE Std 1394a-2000 features
• Fabricated in advanced low-power CMOS process
• PCI and CardBus register support
• Isochronous receive dual-buffer mode
• Out-of-order pipelining for asynchronous transmit requests
• Register access fail interrupt when the PHY SCLK is not active
• PCI power-management D0, D1, D2, and D3 power states

TSB43AB21 Connection Diagram

Hotspot Suppliers Product

  • Models: MT58L64L18CT-10
Price: 4-6 USD

    MT58L64L18CT-10

    Price: 4-6 USD

    MT58L64L18CT-10 TQFP100

  • Models: DL-7140-211M
Price: 5-6.5 USD

    DL-7140-211M

    Price: 5-6.5 USD

    DL-7140-211M laser tube

  • Models: 74LVC74APG
Price: 4-5 USD

    74LVC74APG

    Price: 4-5 USD

    74LVC74APG - IC FLIP FLOP D-Type POS-EDG DUAL 14TSSOP

  • Models: CY28346ZI-2
Price: 6.5-8 USD

    CY28346ZI-2

    Price: 6.5-8 USD

    CYPRESS - Clock Synthesizer with Differential CPU Outputs

  • Models: PI5V330QEX
Price: .284-.286 USD

    PI5V330QEX

    Price: 0.284-0.286 USD

    PI5V330QEX Pericom Multiplexer Switch ICs

  • Models: BSM300GA120DN2
Price: 1-2 USD

    BSM300GA120DN2

    Price: 1-2 USD

    IGBT power module, Single switch, 1200 V, Collector-emitter voltage, 430A

  • Models: SVA150XG04TB
Price: 1-2 USD

    SVA150XG04TB

    Price: 1-2 USD

    a-Si TFT-LCD, NEC, 228.096Hmm, 560V

  • Models: PC354N1
Price: .124-.2 USD

    PC354N1

    Price: 0.124-0.2 USD

    PC354N1T - Mini-flat Package, AC Input Type Photocoupler - Sharp Electrionic Components

  • Models: RL1210JR-070R22L
Price: .177-.178 USD

    RL1210JR-070R22L

    Price: 0.177-0.178 USD

    RL1210JR51-XX-BL - Thick Film Chip Resistor Low Ohmic - TAITRON Components Incorporated

  • Models: STPS140A
Price: .053-.055 USD

    STPS140A

    Price: 0.053-0.055 USD

    STPS140A - POWER SCHOTTKY RECTIFIER - STMicroelectronics

  • Models: STA013
Price: 1.45-1.5 USD

    STA013

    Price: 1.45-1.5 USD

    STA013 - MPEG 2.5 LAYER III AUDIO DECODER - STMicroelectronics

  • Models: SMBJ5347B
Price: .073-.075 USD

    SMBJ5347B

    Price: 0.073-0.075 USD

    SMBJ5347B - 5 Watt Surface Mount Silicon Zener Diodes - Micro Commercial Components

Quick search:    ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789