Want to post a buying lead? If you are not a member yet, please select the specific/related part number first and then fill the quantity and your contact details in the "Request for Quotation Form" on the left, and then click "Send RFQ".Your buying lead can then be posted, and the reliable suppliers will quote via our online message system or other channels soon.
The TLK2208B is the third generation of Gigabit Ethernet transceivers from Texas Instruments combining high port density and ultralow power in a small form-factor footprint. The TLK2208B provides for high-speed full-duplex point-to-point data transmissions based on the IEEE 802.3z 1000-Mbps Ethernet specification. The
TLK2208B supports data rates from 1.0 Gbps through 1.3 Gbps.
The primary application of this device is to provide building blocks for developing point-to-point baseband data transmission over controlled impedance media of 50 . The transmission media can be printed circuit board traces, copper cables or fiber-optical interface modules. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media and the noise coupling to the environment.
The TLK2208B performs the data encoding, decoding, serialization, deserialization, clock extraction and clock tolerance compensation functions for a physical layer interface device. Each channel operates at up to 1.3 Gbps providing up to 8.32 Gbps of aggregate data bandwidth over copper or optical-media interfaces.
The TLK2208B supports two selectable reduced-pin-count double-data-rate (DDR) timing interfaces, nibble mode and multiplexed channel mode, to a protocol device. In the nibble interface mode, the parallel interface accepts nibble-wide unencoded or 8b/10b encoded data aligned to both the rising and falling edges of the transmit clock.
In the multiplexed channel mode, the parallel interface accepts 8-bit-wide unencoded or 10-bit-wide 8b/10b encoded data with channels A, C, E, and G aligned to the falling edge of the source synchronous transmit clock and channels B, D, F, and H aligned to the rising edge of the transmit clock. The receive path interface is done in the same manner.
The TLK2208B aligns the recovered data clock frequency to the reference clock on each channel by means of a clock tolerance compensation circuit and internal FIFO that inserts or drops 20-bit IDLE codes as needed in the interpacket gap (IPG). In synchronous mode, the received data for all channels is aligned to a single receive data clock that is a buffered version of the reference clock.
The TLK2208B supports a selectable IEEE 802.3z compliant 8b/10b encoder/decoder in all its modes of operation.
The TLK2208B automatically locks onto incoming data without the need to pre-lock.
The TLK2208B provides a comprehensive series of built-in tests for self-test purposes including loopback and PRBS generation and verification. An IEEE 1149.1 JTAG port is also supported to aid in board manufacturing testing.
The TLK2208B is housed in a small form-factor 19*19-mm, 289-terminal BGA with 1,0-mm ball pitch. The ball out and footprint are compatible with those of the PMC-Sierra PM8352 8-channel transceiver.
The TLK2208B is characterized to support the commercial temperature range of 0°C to 70°C.
The TLK2208B consumes 1.3 W when operating at nominal conditions.
The TLK2208B is designed to be hot-plug capable. A power-on reset puts the serial side output signal terminals
TX+/TX− in the high-impedance state during power up.
TLK2208B Maximum Ratings
I/O supply voltage, VDDQ (see Note 6 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to 3.0 V Core supply voltage, VDD, VDDA (see Note 6) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to 2.5 V Input voltage, VI, (LVCMOS) . . . . . . . . . . . . . . . . . . . . . .. . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 3.6V DC input voltage (I/O) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to 2.5 Storage temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C Electrostatic discharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . HBM: 2.5 kV, CDM: 750 V Characterized free-air operating temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C † Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 6: All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
TLK2208B Features
Eight 1.0- to 1.3-Gigabits Per Second (Gbps) Synchronizable Transceivers Low Power Consumption <1.3 W at 1.25 Gbps IEEE 802.3z Gigabit Ethernet Compliant Differential VML Transmit Outputs With No External Components Necessary. PECL Compatible Levels Programmable High-Speed Output Preemphasis Levels Selectable Parallel Interface Modes: − Nibble-Wide Double Data Rate (DDR) Clocking Interface − Multiplexed Channel DDR Clock Interface Selectable Clock Tolerance Compensation Selectable On-Chip 8b/10b IEEE 802.3z Compliant Encoder and Decoder JEDEC-Compliant 1.8-V LVCMOS (Extendable to 2.5 V) 3.6-V Tolerant Inputs on Parallel I/O Internal Series Termination on LVCMOS Outputs to Drive 50- Lines Comprehensive Suite of Built-In Testability Features (PRBS Generation and Verification, Serial Loopback, and Far-End Loopback) IEEE 802.3 Clause 22 Management Data Interface (MDIO) Support IEEE 1149.1 JTAG Support Hot-Plug Protection on Serial I/O No External Filter Components Required for PLLs Small Footprint 19*19-mm, 289-Terminal, 1,0-mm Ball-Pitch BGA Advanced Low-Power 0.18-m CMOS Technology Commercial Temperature Rating (0°C to 70°C)