Features: `Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications`Supports PC-100 and Meets PC100 SDRAM registered DIMM Specification Rev. 1.2 `Distributes One Clock Input to One Bank of Ten Outputs`No External RC Network Required`External Feedback (FBIN) Pin is Used to Synchroniz...
HC2510C: Features: `Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications`Supports PC-100 and Meets PC100 SDRAM registered DIMM Specification Rev. 1.2 `Distributes One Clock Input to One Ba...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

| Symbols | Parameter | Value | Unit | Conditions |
| Vcc | Supply Voltage Range | -0.5 to 4.6 | V | |
| VI | Input Voltage Range | -0.5 to 6.5 | V | |
| Vo | Voltage Range applied to any input in the high or low state |
-0.5 toVcc+0.5 | V | |
| IIK | Input Clamp Current | ±50 | mA | VI <0 or VI >0 |
| IOK | Output Clamp Current | ±50 | mA | Vo<0 or Vo> Vcc |
| Io | Continuous Output Current | ±50 | mA | Vo=0 to Vcc |
| PMAX | Maximum Power Dissipaiton | 0.7 | W | |
| Tstg | Storage Temperature Range | -65 to 150 |