HEF40195B

ApplicationSome examples of applications for the HEF40195B are:· Serial data transfer· Parallel data transfer· Serial to parallel data transfer· Parallel to serial data transferPinoutDescriptionThe HEF40195B is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four s...

product image

HEF40195B Picture
SeekIC No. : 004361335 Detail

HEF40195B: ApplicationSome examples of applications for the HEF40195B are:· Serial data transfer· Parallel data transfer· Serial to parallel data transfer· Parallel to serial data transferPinoutDescriptionThe ...

floor Price/Ceiling Price

Part Number:
HEF40195B
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/30

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Application

Some examples of applications for the HEF40195B are:
· Serial data transfer
· Parallel data transfer
· Serial to parallel data transfer
· Parallel to serial data transfer



Pinout

  Connection Diagram


Description

The HEF40195B is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs (P0 to P3), two synchronous serial data inputs (J, K), a synchronous parallel enable input (PE), buffered parallel outputs from all 4-bit positions (O0 to O3), a buffered inverted output from the last bit position (O3) and an overriding asynchronous master reset input (MR). Each register stage is of a D-type master-slave flip-flop. Operation of HEF40195B is synchronous (except for MR) and is edge-triggered on the LOW to HIGH transition of the CP input. When PE is LOW, data are loaded into the register from P0 to P3 on the LOW to HIGH transition of CP.

When PE is HIGH, data are shifted into the first register position from J and K and all the data in the HEF40195B register are shifted one position to the right on the LOW to HIGH transition of CP. D-type entry is obtained by interconnecting J and K. When J is HIGH and K is LOW, the first stage is in the toggle mode. When J is LOW and K is HIGH, the first stage is in the hold mode. A LOW on MR resets all four bit positions (O0 to O3 = LOW, O3 = HIGH) independent of all other input conditions.


Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Semiconductor Modules
RF and RFID
Computers, Office - Components, Accessories
Crystals and Oscillators
Industrial Controls, Meters
View more