HYB18H512321BF

Features: • 2.0 V VDDQ IO voltage HYB18H512321BF08/10• 2.0 V VDD core voltage HYB18H512321BF08/10• 1.8 V VDDQ IO voltage HYB18H512321BF11/12/14• 1.8 V VDD core voltage HYB18H512321BF11/12/14• Organization: 2048K * 32 * 8 banks• 4096 rows and 512 columns (128 bur...

product image

HYB18H512321BF Picture
SeekIC No. : 004368537 Detail

HYB18H512321BF: Features: • 2.0 V VDDQ IO voltage HYB18H512321BF08/10• 2.0 V VDD core voltage HYB18H512321BF08/10• 1.8 V VDDQ IO voltage HYB18H512321BF11/12/14• 1.8 V VDD core voltage HYB18H...

floor Price/Ceiling Price

Part Number:
HYB18H512321BF
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/5/6

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• 2.0 V VDDQ IO voltage HYB18H512321BF08/10
• 2.0 V VDD core voltage HYB18H512321BF08/10
• 1.8 V VDDQ IO voltage HYB18H512321BF11/12/14
• 1.8 V VDD core voltage HYB18H512321BF11/12/14
• Organization: 2048K * 32 * 8 banks
• 4096 rows and 512 columns (128 burst start locations) per bank
• Differential clock inputs (CLK and CLK)
• CAS latencies of 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17
• Write latencies of 3, 4, 5, 6, 7
• Burst sequence with length of 4, 8.
• 4n pre fetch
• Short RAS to CAS timing for Writes
• tRAS Lockout support
• tWR programmable for Writes with Auto-Precharge
• Data mask for write commands
• Single ended READ strobe (RDQS) per byte. RDQS edgealigned with READ data
• Single ended WRITE strobe (WDQS) per byte. WDQS center-aligned with WRITE data
• DLL aligns RDQS and DQ transitions with Clock
• Programmable IO interface including on chip termination (ODT)
• Autoprecharge option with concurrent auto precharge support
• 8k Refresh (32ms)
• Autorefresh and Self Refresh
• PGTFBGA136 package (10mm * 14mm)
• Calibrated output drive. Active termination support
• RoHS Compliant Product1)



Specifications

Parameter Symbol Rating Unit
Min. Max.
Power Supply Voltage VDD -0.5 2.5 V
Power Supply Voltage for Output Buffer VDDQ -0.5 2.5 V
Input Voltage VIN -0.5 2.5 V
Output Voltage VOUT -0.5 2.5 V
Storage Temperature TSTG -55 +150 °C
Junction Temperature TJ - +125 °C
Short Circuit Output Current IOUT - 50 mA



Description

The Qimonda 512-Mbit GDDR3 Graphics RAM is a high speed memory device HYB18H512321BF, designed for high bandwidth intensive
applications like PC graphics systems. The chip's 8 bank architecture is optimized for high speed.
HYB18H512321BF uses a  double data rate interface and a 4n-pre fetch architecture. The GDDR3 interface transfers two 32 bit wide data words per clock cycle to/from the I/O pins. Corresponding to the 4n-pre fetch a single write or read access consists of a 128 bit wide, one-clock-cycle data transfer at the internal memory core and four corresponding 32 bit wide, one-half-clockcycle data transfers at the I/O pins.

Single-ended unidirectional Read and Write Data strobes are transmitted simultaneously with Read and Write data respectively in order to capture data properly at the receivers of both the Graphics SDRAM HYB18H512321BF and the controller. Data strobes are organized per byte of the 32 bit wide interface. For read commands the RDQS are edge-aligned with data, and the WDQS are centeraligned with data for write commands.

The HYB18H512321BF operates from a differential clock (CLK and CLK). Commands (addresses and control signals) are registered at every positive edge of CLK. Input data is registered on both edges of WDQS, and output data is  eferenced to both edges of RDQS.

In this document references to "the positive edge of CLK" imply the crossing of the positive edge of CLK and the  egative edge of CLK. Similarly, the "negative edge of CLK" refers to the crossing of the negative edge of CLK and the positive  dge of CLK.

References to RDQS are to be interpreted as any or all RDQS<3:0>. WDQS, DM and DQ should be interpreted in a  imilar fashion.

Read and write accesses to the HYB18H512321BF are burst oriented. The burst length is fixed to 4 and 8 and the two least significant bits of the burst address are "Don't Care" and internally set to LOW. Accesses begin with the  egistration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits  egistered coincident with the ACTIVATE command are used to select the bank and the row to be accessed. The address bits registered  incident with the READ or WRITE command are used to select the bank and the column location for the burst access. Each of the 8 anks consists of 4096 row locations and 512 column locations. An AUTO PRECHARGE function can be combined with READ and WRITE to provide a self-timed row precharge that is initiated at the end of the burst access. The pipe lined, multibank
architecture of the HYB18H512321BF allows for concurrent operation, thereby providing high effective bandwidth by hiding row precharge and activation time.

The "On Die Termination" interface (ODT) is optimized for high frequency digital data transfers and is internally  ontrolled. The termination resistor value can be set using an external ZQ resistor or disabled through the Extended Mode Register.

The output driver impedance can be set using the Extended Mode Register. HYB18H512321BF can either be set to ZQ / 6 (auto calibration) or to 35, 40 or 45 Ohms.

Auto Refresh and Power Down with Self Refresh operations are supported by HYB18H512321BF.

An industrial standard PGTFBGA136 package is used which enables ultra high speed data transfer rates and a  imple upgrade path from former DDR Graphics SDRAM products HYB18H512321BF.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Test Equipment
Semiconductor Modules
Static Control, ESD, Clean Room Products
Discrete Semiconductor Products
View more