LCK4801

Features: Two fully selectable clock inputs. Fully integrated PLL. 336 MHz to 1 GHz output frequencies. HSTL outputs. HSTL and LVPECL reference clocks.32-pin TQFP package.PinoutSpecifications Parameter Symbol Min Typical Max Unit Power Supply VDDD/VDDA 0.5 - 4.4...

product image

LCK4801 Picture
SeekIC No. : 004392871 Detail

LCK4801: Features: Two fully selectable clock inputs. Fully integrated PLL. 336 MHz to 1 GHz output frequencies. HSTL outputs. HSTL and LVPECL reference clocks.32-pin TQFP package.PinoutSpecifications ...

floor Price/Ceiling Price

Part Number:
LCK4801
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/5/1

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

  Two fully selectable clock inputs.
  Fully integrated PLL.
  336 MHz to 1 GHz output frequencies.
  HSTL outputs.
  HSTL and LVPECL reference clocks.
 32-pin TQFP package.



Pinout

  Connection Diagram


Specifications

Parameter
Symbol
Min
Typical
Max
Unit
Power Supply
VDDD/VDDA
0.5
-
4.4
V
VDDHSTL
0.5
-
4.4
Input Voltage
VIN
0.5
-
VDDD + 0.3
V
Write Current
IIN
1
-
1
mA
Storage Temperature
TS
50
-
150
°C



Description

The LCK4801 is a low-voltage, 3.3 V HSTL differential clock synthesizer. The LCK4801 supports two differential HSTL output pairs with frequencies from 336 MHz to 1 GHz. The clock is designed to support single and multiple processor systems that require HSTL differential inputs. The LCK4801 contains a fully integrated PLL (phase-locked loop) which multiplies the HSTL_CLK or PECL_CLK input frequency to match individual processor clock frequencies. The PLL can be bypassed so that the PCLK outputs are fed from the HSTL_CLK or PECL_CLK input for test purposes. All outputs are powered from a 2 V external supply to reduce onchip power consumption. All outputs are HSTL. The PLL can operate in the internal feedback mode, or in the external feedback mode for board level debugging applications.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Resistors
Sensors, Transducers
Memory Cards, Modules
Isolators
View more