LMH0071

PinoutSpecificationsMax Data Rate270 MbpsSupplyVoltage3.3 VoltOtherSupply Voltage2.5Reclocked Loop ThroughYesExternal VCO RequiredNoInput Jitter Tolerance0.6 UIParallel Interface5-bit LVDSDVB-ASI CompatibleYesPower Consumption_525 mWTemperature Min-40 deg CTemperature Max85 deg CSupply Current106 ...

product image

LMH0071 Picture
SeekIC No. : 004396632 Detail

LMH0071: PinoutSpecificationsMax Data Rate270 MbpsSupplyVoltage3.3 VoltOtherSupply Voltage2.5Reclocked Loop ThroughYesExternal VCO RequiredNoInput Jitter Tolerance0.6 UIParallel Interface5-bit LVDSDVB-ASI Co...

floor Price/Ceiling Price

Part Number:
LMH0071
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/30

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Pinout




Specifications

Max Data Rate270 Mbps
SupplyVoltage3.3 Volt
OtherSupply Voltage2.5
Reclocked Loop ThroughYes
External VCO RequiredNo
Input Jitter Tolerance0.6 UI
Parallel Interface5-bit LVDS
DVB-ASI CompatibleYes
Power Consumption_525 mW
Temperature Min-40 deg C
Temperature Max85 deg C
Supply Current106 mA
Output Swing0.8 Volt
FunctionDeserializer
View Using Catalog



Description

The LMH0071 SDI Deserializers are part of National's family of FPGA-Attach SER/DES products supporting 5-bit LVDS interfaces with FPGAs. When paired with a host FPGA the LMH0341 automatically detects the incoming data rate and decodes the raw 5-bit data words compliant to any of the following standards: DVB-ASI, SMPTE 259M, SMPTE 292M, or SMPTE 424M. See for details on which Standards are supported per device.

The interface between the LMH0071 and the host FPGA consists of a 5-bit wide LVDS bus, an LVDS clock and an SMBus interface. No external VCOs or clocks are required. The LMH0341 CDR detects the frequency from the incoming data stream, generates a clean clock and transmits both clock and data to the host FPGA. The LMH0071, LMH0041 and LMH0071 include a serial reclocked loopthrough with integrated SMPTE compliant cable driver. Refer to table 1 for a complete listing of single channel deserializers offered in this family.

The LMH0071 SER/DES product family is supported by a suite of IP which allows the design engineer to quickly develop video applications using the SER/DES products. The product is packaged in a physically small 48 pin LLP package.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Tapes, Adhesives
803
Crystals and Oscillators
Memory Cards, Modules
Integrated Circuits (ICs)
Fans, Thermal Management
Power Supplies - Board Mount
View more