MM54C165

Features: Wide supply voltage range Guaranteed noise margin High noise immunity Low power TTL compatibility Parallel loading independent of clock Dual clock inputs Fully static operationSpecifications Voltage at Any PinOperating Temperature RangeMM54C165MM74C165Storage Temperature RangePow...

product image

MM54C165 Picture
SeekIC No. : 004422892 Detail

MM54C165: Features: Wide supply voltage range Guaranteed noise margin High noise immunity Low power TTL compatibility Parallel loading independent of clock Dual clock inputs Fully static operationSpecificati...

floor Price/Ceiling Price

Part Number:
MM54C165
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2026/1/28

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

Wide supply voltage range
Guaranteed noise margin
High noise immunity
Low power TTL compatibility
Parallel loading independent of clock
Dual clock inputs
Fully static operation



Specifications

Voltage at Any Pin
Operating Temperature Range
MM54C165
MM74C165
Storage Temperature Range
Power Dissipation
Dual-In-Line
Small Outline
Operating VCC Range
Absolute Maximum VCC
Lead Temperature
(Soldering, 10 seconds)
- 0.3V to VCC + 0.3V

- 55 to +125
- 40 to +85
- 65 to +150

700 mW
500 mW
3.0V to 15V
18V

260



Description

The MM54C165/MM74C165 functions as an 8-bit parallelload, serial shift register. Data is loaded into the register independent of the state of the clock(s) when PARALLEL LOAD (PL) is low. Shifting is inhibited as long as PL is low. Data is sequentially shifted from complementary outputs, Q7 and Q7, highest-order bit (P7) first. New serial data of MM54C165 may be entered via the SERIAL DATA (Ds) input. Serial shifting occurs on the rising edge of CLOCK1 or CLOCK2. Clock inputs may be used separately or together for combined clocking from independent sources. Either clock input may be used also as an active-low clock enable. To prevent double- clocking when a clock input of MM54C165 is used as an enable, the enable must be changed to a high level (disabled) only while the clock is high.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Potentiometers, Variable Resistors
LED Products
Transformers
Optoelectronics
Programmers, Development Systems
View more