MT4LC4M4A1

Features: • Industry-standard x4 pinout, timing, functions, and packages• High-performance, low-power CMOS silicon-gate process• Single power supply (+3.3V ±0.3V or +5V ±0.5V)• All inputs, outputs and clocks are TTL-compatible• Refresh modes: RAS#-ONLY, HIDDEN and CAS...

product image

MT4LC4M4A1 Picture
SeekIC No. : 004429913 Detail

MT4LC4M4A1: Features: • Industry-standard x4 pinout, timing, functions, and packages• High-performance, low-power CMOS silicon-gate process• Single power supply (+3.3V ±0.3V or +5V ±0.5V)̶...

floor Price/Ceiling Price

Part Number:
MT4LC4M4A1
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/26

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Industry-standard x4 pinout, timing, functions, and packages
• High-performance, low-power CMOS silicon-gate process
• Single power supply (+3.3V ±0.3V or +5V ±0.5V)
• All inputs, outputs and clocks are TTL-compatible
• Refresh modes: RAS#-ONLY, HIDDEN and CAS#- BEFORE-RAS# (CBR)
• Optional self refresh (S) for low-power data retention
• 11 row, 11 column addresses (2K refresh) or 12 row, 10 column addresses (4K refresh)
• FAST-PAGE-MODE (FPM) access
• 5V tolerant inputs and I/Os on 3.3V devices



Pinout

  Connection Diagram


Specifications

Voltage on VCC Pin Relative to VSS
3.3V......................................................................-1V to +4.6V
5V...........................................................................-1V TO +7V
Voltage on NC, Inputs or I/O Pins Relative to VSS
3.3V......................................................................-1V to +5.5V
5V................................................ ..........................-1V TO +7V
Operating Temperature, TA (ambient) ............ 0°C to +70°C
Storage Temperature (plastic) ....................-55°C to +150°C
Power Dissipation ...............................................................1W



Description

The 4 Meg x 4 DRAM MT4LC4M4A1 is a randomly accessed, solid- state memory containing 16,777,216 bits organized in a x4 configuration. RAS# is used to latch the row address (first 11 bits for 2K and first 12 bits for 4K). Once the page has been opened by RAS#, CAS# is used to latch the column address (the latter 11 bits for 2K and the latter 10 bits for 4K; address pins A10 and A11 are "Don't Care").

READ and WRITE cycles of MT4LC4M4A1 are selected with the WE# input. A logic HIGH on WE# dictates read mode, while a logic LOW on WE# dictates write mode. During a WRITE cycle, data-in (D) is latched by the falling edge of WE# or CAS#, whichever occurs last. If WE# goes LOW prior to CAS# going LOW, the output pins of MT4LC4M4A1 remain open (High- Z) until the next CAS# cycle, regardless of OE#.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Industrial Controls, Meters
Circuit Protection
Potentiometers, Variable Resistors
Cables, Wires - Management
View more