Features: · Inputs Are TTL-Voltage Compatible· 3-State Inverted Outputs Drive Bus Lines Directly· Flow-Through Architecture to Optimize PCB Layout· EPICE (Enhanced-Performance Implanted CMOS) 1-mm Process· Package Options Include PlasticSmall-Outline (DW), Shrink Small-Outline (DB), Thin Shrink Sm...
SN54ACT563: Features: · Inputs Are TTL-Voltage Compatible· 3-State Inverted Outputs Drive Bus Lines Directly· Flow-Through Architecture to Optimize PCB Layout· EPICE (Enhanced-Performance Implanted CMOS) 1-mm P...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: PinoutSpecificationsDescriptionThe SN54/74LS147 and SN54/74LS148 are Priority Encoders. ...
PinoutDescriptionThe LS155 and LS156 are Dual 1-of-4 Decoder/Demultiplexers with common Address in...
· Inputs Are TTL-Voltage Compatible
· 3-State Inverted Outputs Drive Bus Lines Directly
· Flow-Through Architecture to Optimize PCB Layout
· EPICE (Enhanced-Performance Implanted CMOS) 1-mm Process
· Package Options Include Plastic
Small-Outline (DW), Shrink Small-Outline (DB), Thin Shrink Small-Outline (PW), Ceramic Chip Carriers (FK) and Flatpacks (W), and Standard Plastic (N) and Ceramic (J) DIPs

Supply voltage range, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to 7 V
Input voltage range, VI (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to VCC + 0.5 V
Output voltage range, VO (see Note 1) . . . . . . . . . . . . . . . . . . . . . 0.5 V to VCC + 0.5 V
Input clamp current, IIK (VI < 0 or VI > VCC) . . . . . . . . . . . . . . . . . . . . . . .. . . . . . ±20 mA
Output clamp current, IOK (VO < 0 or VO > VCC) . . . . . . . . . . . . . . . . . . . . .. . . . . ±20 mA
Continuous output current, IO (VO = 0 to VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . ±50 mA
Continuous current through VCC or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±200 mA
Maximum power dissipation at TA = 55°C (in still air) (see Note 2): DB package . . 0.6 W
DW package . . 1.6 W
N package . .. . 1.3 W
PW package . . 0.7 W
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65°C to 150°C
‡ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the N package, which has a trace length of zero.
The 'ACT563 are octal D-type transparent latches with 3-state outputs. When the latch-enable (LE) input is high, the Q outputs of SN54ACT563 are set to the complements of the data (D) inputs. When LE is taken low, the Q outputs are latched at the inverse logic levels set up at the D inputs.
A buffered output-enable (OE) input places the eight outputs of SN54ACT563 in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased high logic level provide the capability to drive bus lines without interface or pullup components.
OE does not affect internal operations of the latches. Old data of SN54ACT563 can be retained or new data can be entered while
the outputs are in the high-impedance state.
The SN54ACT563 is characterized for operation over the full military temperature range of 55°C to 125°C. The
SN74ACT563 is characterized for operation from 40°C to 85°C.