Flip Flops Tri-State Octal
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
| Number of Circuits : | 8 | Logic Family : | 74ABT | ||
| Logic Type : | Edge Triggered D-Type Flip-Flop | Polarity : | Non-Inverting | ||
| Input Type : | Single-Ended | Output Type : | Single-Ended | ||
| Propagation Delay Time : | 6.6 ns | High Level Output Current : | - 32 mA | ||
| Low Level Output Current : | 64 mA | Supply Voltage - Max : | 5.5 V | ||
| Maximum Operating Temperature : | + 85 C | Mounting Style : | SMD/SMT | ||
| Package / Case : | SOIC-20 | Packaging : | Tube |

Supply voltage range, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 7 V
Input voltage range, VI (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 7 V
Voltage range applied to any output in the high or power-off state, VO...−0.5 V to 5.5 V
Current into any output in the low state, IO: SN54ABT574 . . . 96 mA
SN74ABT574A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 mA
Input clamp current, IIK (VI < 0) . . . . . . . . . . . . . . . . . . . . −18 mA
Output clamp current, IOK (VO < 0) . . . . . . . . . . . . . . . . . .−50 mA
Package thermal impedance, JA (see Note 2): DB package . . . . . . 70/W
(see Note 2): DW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .58/W
(see Note 2): GQN/ZQN package . . . . . . . . . . . . . . . . . . . . . . . . . . .78/W
(see Note 2): N package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .69/W
(see Note 2): NS package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .60/W
(see Note 2): PW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83/W
(see Note 3): RGY package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37/W
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . −65 to 150
† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
2. The package thermal impedance is calculated in accordance with JESD 51-7.
3. The package thermal impedance is calculated in accordance with JESD 51-5.
These SN54ABT574 and SN74ABT574A 8-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
The eight flip-flops of the SN54ABT574 and SN74ABT574A are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE) input of SN54ABT574 and SN74ABT574A can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state of SN54ABT574 and SN74ABT574A during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
| Technical/Catalog Information | SN74ABT574ADW |
| Vendor | Texas Instruments |
| Category | Integrated Circuits (ICs) |
| Mounting Type | Surface Mount |
| Package / Case | 20-SOIC (7.5mm Width) |
| Function | Standard |
| Number of Bits per Element | 8 |
| Number of Elements | 1 - Single |
| Current - Output High, Low | 32mA, 64mA |
| Output Type | Tri-State Non Inverted |
| Trigger Type | Positive Edge |
| Type | D-Type Bus |
| Packaging | Tube |
| Operating Temperature | -40°C ~ 85°C |
| Delay Time - Propagation | 3.9ns |
| Frequency - Clock | 200MHz |
| Voltage - Supply | 4.5 V ~ 5.5 V |
| Drawing Number | 296; 4040000-4; DW; 20 |
| Lead Free Status | Lead Free |
| RoHS Status | RoHS Compliant |
| Other Names | SN74ABT574ADW SN74ABT574ADW 296 1046 5 ND 29610465ND 296-1046-5 |