Features: ` Member of the Texas Instruments Widebus™ Family` Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation` Ioff Supports Partial-Power-Down Mode Operation` Sub-1-V Operable` Max tpd of 2.8 ns at 1.8 V` Low Power Consumption, 20 mA Max ICC` ±8...
SN74AUCH16374: Features: ` Member of the Texas Instruments Widebus™ Family` Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation` Ioff Supports Partial-Power-Down Mo...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

| MIN | MAX | UNIT | |||
| VCC | Supply voltage range | 0.5 | 3.6 | V | |
| VI | Input voltage range(2) | 0.5 | 3.6 | V | |
| VO | Voltage range applied to any output in the high-impedance or power-off state(2) | 0.5 | 3.6 | V | |
| VO | Output voltage range applied in the high or low state(2) | 0.5 | VCC + 0.5 | V | |
| IIK | Input clamp current | VI < 0 | 20 | mA | |
| IOK | Output clamp current | VO < 0 | ±50 | mA | |
| IO | Continuous output current | ±35 | mA | ||
| Continuous current throughVCC or GND | ±70 | mA | |||
| JA | Package thermal impedance (3) | DGG package | 70 | °C/W | |
| DGV package | 58 | ||||
| GQL package | 42 | ||||
| Tstg | Storage temperature range | 65 | 150 | °C | |
(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
(3) The package thermal impedance is calculated in accordance with JESD 51-7.
This SN74AUCH16374 16-bit edge-triggered D-type flip-flop is operational at 0.8-V to 2.7-V VCC, but is designed specifically for 1.65-V to 1.95-V VCC operation.
The SN74AUCH16374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. It can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK) input, the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs.
A SN74AUCH16374 buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.
SN74AUCH16374 OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while
the outputs are in the high-impedance state.