SN75LVDS82

Features: · 4:28 Data Channel Expansion at up to 227.5 Million Bytes per Second (Mbytes/s) Throughput· Suited for SVGA, XGA, or SXGA Display Data Transmission From Controller to Display With Very Low EMI· 4 Data Channels and Clock Low-Voltage Differential Channels In and 28 Data and Clock Low-Volt...

product image

SN75LVDS82 Picture
SeekIC No. : 004499778 Detail

SN75LVDS82: Features: · 4:28 Data Channel Expansion at up to 227.5 Million Bytes per Second (Mbytes/s) Throughput· Suited for SVGA, XGA, or SXGA Display Data Transmission From Controller to Display With Very Lo...

floor Price/Ceiling Price

Part Number:
SN75LVDS82
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2025/12/24

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

· 4:28 Data Channel Expansion at up to 227.5 Million Bytes per Second (Mbytes/s) Throughput
· Suited for SVGA, XGA, or SXGA Display Data Transmission From Controller to Display With Very Low EMI
· 4 Data Channels and Clock Low-Voltage Differential Channels In and 28 Data and Clock Low-Voltage TTL Channels Out
· Operates From a Single 3.3-V Supply With 250 mW Typ
· 5-V Tolerant SHTDN Input
· Falling Clock-Edge-Triggered Outputs
· Packaged in Thin Shrink Small-Outline Package With 20-Mil Terminal Pitch
· Consumes Less Than 1 mW When Disabled
· Wide Phase-Lock Input Frequency Range . . . 31 MHz to 68 MHz
· No External Components Required for PLL
· Inputs Meet or Exceed the Requirements of the ANSI EIA/TIA-644 Standard
· Improved Replacement for the National DS90C582



Pinout

  Connection Diagram


Specifications

Supply voltage range, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .0.5 V to 4 V
Output voltage range, VO (Dxx terminals) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .. 0.5 V to VCC + 0.5 V
Input voltage range, VI (any terminal except SHTDN) . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 V to VCC + 0.5 V
Input voltage range, VI (SHTDN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .  0.5 V to 5.5 V
Continuous total power dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . (see Dissipation Rating Table)
Operating temperature range, TA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .0 to 70
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .  65 to 150
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds ~ . . . . . . . . . . . . . . . . . . . . . . . . . . . .260



Description

The SN75LVDS82 FlatLinkE receiver contains four serial-in 7-bit parallel-out shift registers, a 7* clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the SN75LVDS81, over five balanced-pair conductors and expansion to 28 bits of single-ended low-voltage TTL (LVTTL) synchronous data at a lower transfer rate. The SN75LVDS82 can also be used with the SN75LVDS84 or SN75LVDS85 for 21-bit transfers.

When receiving, the high-speed LVDS data is received and loaded into registers at the rate of seven times (7*) the LVDS input clock (CLKIN). The data is then unloaded to a 28-bit wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop clock synthesizer circuit generates a 7* clock for internal clocking and an output clock for the expanded data. The SN75LVDS82 presents valid data on the falling edge of the output clock (CLKOUT). The SN75LVDS82 requires only five line-termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user. The only possible user intervention is the use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low-level on SHTDN clears all internal registers to a low level.

The SN75LVDS82 is characterized for operation over ambient air temperatures of 0 to 70.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Power Supplies - External/Internal (Off-Board)
Cables, Wires - Management
Static Control, ESD, Clean Room Products
Isolators
Motors, Solenoids, Driver Boards/Modules
View more