SSTU32865

Features: · 28-bit data register supporting DDR2· Fully compliant to JEDEC standard JESD82-9·Supports 2 rank by 4 DIMM density by integrating equivalent functionality of two JEDEC-standard DDR2 registers (i.e. 2 ´ SSTU32864 or 2 ´ SSTU32866)· Parity checking function across 22 input da...

product image

SSTU32865 Picture
SeekIC No. : 004505464 Detail

SSTU32865: Features: · 28-bit data register supporting DDR2· Fully compliant to JEDEC standard JESD82-9·Supports 2 rank by 4 DIMM density by integrating equivalent functionality of two JEDEC-standard DDR2 regi...

floor Price/Ceiling Price

Part Number:
SSTU32865
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2025/12/24

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

· 28-bit data register supporting DDR2
· Fully compliant to JEDEC standard JESD82-9
·Supports 2 rank by 4 DIMM density by integrating equivalent functionality of two JEDEC-standard DDR2 registers (i.e. 2 ´ SSTU32864 or 2 ´ SSTU32866)
· Parity checking function across 22 input data bits
· Parity out signal
· Controlled output impedance drivers enable optimal signal integrity and speed
· Exceeds JESD82-9 speed performance (1.8 ns max. single-bit switching propagation delay, 2.0 ns max. mass-switching)
· Supports up to 450 MHz clock frequency of operation
· Optimized pinout for high-density DDR2 module design
· Chip-selects minimize power consumption by gating data outputs from changing state
· Supports Stub Series Terminated Logic SSTL_18 data inputs
· Differential clock (CK and CK) inputs
· Supports Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS) switching levels on the control and RESET inputs
· Single 1.8 V supply operation
· Available in 160-ball 9 mm ´ 13 mm, 0.65 mm ball pitch TFBGA package



Application

· High-density (e.g. 2 rank by 4) DDR2 registered DIMMs
· DDR2 Registered DIMMs (RDIMM) desiring parity checking functionality



Pinout

  Connection Diagram


Description

The SSTU32865 is a 1.8 V 28-bit 1:2 register specifically designed for use on two rank by four (2R ´ 4) and similar high-density Double Data Rate 2 (DDR2) memory modules. It is similar in function to the JEDEC-standard 14-bit DDR2 register, but integrates the functionality of the normally required two registers in a single package, thereby freeing up board real-estate and facilitating routing to accommodate high-density Dual In-line Memory Module (DIMM) designs.

The SSTU32865 also integrates a parity function, which accepts a parity bit from the memory controller, compares it with the data received on the D-inputs and indicates whether a parity error has occurred on its open-drain PTYERR pin (active-LOW).

The SSTU32865 is packaged in a 160-ball, 12 ´ 18 grid, 0.65 mm ball pitch, thin profile fine-pitch ball grid array (TFBGA) package, which-while requiring a minimum 9 mm ´ 13 mm of board space-allows for adequate signal routing and escape using conventional card technology




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Boxes, Enclosures, Racks
Computers, Office - Components, Accessories
Prototyping Products
DE1
Line Protection, Backups
Connectors, Interconnects
View more