SY100E151

Features: `1100MHz toggle frequency`Extended 100E VEE range of 4.2V to 5.46V`Differential outputs`Asynchronous Master Reset`Dual clocks`Fully compatible with industry standard 10KH, 100K ECL levels`Internal 75KΩ input pulldown resistors`Fully compatible with Motorola MC10E/100E151`Available ...

product image

SY100E151 Picture
SeekIC No. : 004509873 Detail

SY100E151: Features: `1100MHz toggle frequency`Extended 100E VEE range of 4.2V to 5.46V`Differential outputs`Asynchronous Master Reset`Dual clocks`Fully compatible with industry standard 10KH, 100K ECL levels`...

floor Price/Ceiling Price

Part Number:
SY100E151
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2025/12/23

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

`1100MHz toggle frequency
`Extended 100E VEE range of 4.2V to 5.46V
`Differential outputs
`Asynchronous Master Reset
`Dual clocks
`Fully compatible with industry standard 10KH, 100K ECL levels
`Internal 75KΩ input pulldown resistors
`Fully compatible with Motorola MC10E/100E151
`Available in 28-pin PLCC package



Pinout

  Connection Diagram


Description

The SY10/SY100E151 offer 6 edge-triggered, high-speed, master-slave D-type flip-flops with differential outputs, designed for use in new, high-performance ECL systems. The two external clock signals (CLK1, CLK2) of SY100E151 are gated through a logical OR operation before use as clocking control for the flip-flops. Data is clocked into the flip-flops on the rising edge of either CLK1 or CLK2 (or both). When both CLK1 and CLK2 are at a logic LOW, data enters the master and is transferred to the slave when either CLK1 or CLK2 (or both) go HIGH.

The MR (Master Reset) signal operates asynchronously to make all Q outputs go to a logic LOW.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Hardware, Fasteners, Accessories
Computers, Office - Components, Accessories
Memory Cards, Modules
Fans, Thermal Management
Line Protection, Backups
View more