SY100E160

Features: `Provides odd-HIGH parity of 12 inputs`Extended 100E VEE range of 4.2V to 5.5V`Output register with Shift/Hold capability`900ps max. D to Q, /Q output`Enable control`Asynchronous Register Reset`Differential outputs`Fully compatible with industry standard 10KH, 100K ECL levels`Internal 75...

product image

SY100E160 Picture
SeekIC No. : 004509880 Detail

SY100E160: Features: `Provides odd-HIGH parity of 12 inputs`Extended 100E VEE range of 4.2V to 5.5V`Output register with Shift/Hold capability`900ps max. D to Q, /Q output`Enable control`Asynchronous Register ...

floor Price/Ceiling Price

Part Number:
SY100E160
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/15

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

`Provides odd-HIGH parity of 12 inputs
`Extended 100E VEE range of 4.2V to 5.5V
`Output register with Shift/Hold capability
`900ps max. D to Q, /Q output
`Enable control
`Asynchronous Register Reset
`Differential outputs
`Fully compatible with industry standard 10KH, 100K ECL levels
`Internal 75KΩ input pulldown resistors
`Fully compatible with Motorola MC10E/100E160
`Available in 28-pin PLCC package



Pinout

  Connection Diagram




Description

The SY10/SY100E160 are high-speed, 12-bit parity generator/checkers with differential outputs, for use in new, high-performance ECL systems. The output Q of SY100E160 takes on a logic HIGH value only when an odd number of inputs are at a logic HIGH. A logic HIGH on the enable input (EN) forces the output Q to a logic LOW.

An additional feature of the SY100E160 is the output register. Two multiplexers and their associated signals control the register input by providing the option of holding present data, loading the new parity data or shifting external data in. To hold the present data, the Hold signal (HOLD) must be at a logic LOW level. If the HOLD signal is at a logic HIGH, the data present at the Q output is passed through the first multiplexer. Taking the Shift signal (SHIFT) to a logic HIGH will shift the data at the S-IN pin into the output register. If the SHIFT signal is at a logic LOW, the output of the first multiplexer is then passed through to the register.

The register of SY100E160  is clocked on the rising edge of CLK1 or CLK2 (or both). The presence of a logic HIGH on the reset pin (R) forces the register output Y to a logic LOW.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Static Control, ESD, Clean Room Products
Circuit Protection
Test Equipment
Crystals and Oscillators
Soldering, Desoldering, Rework Products
Audio Products
View more