Features: ` Max. transparent propagation delay of 900ps` Min. Master Reset and Enable pulse widths of 100ps`IEE min. of 98mA` Industry standard 100K ECL levels`Extended supply voltage option: VEE = 4.2V to 5.5V` Voltage and temperature compensation for improved noise immunity`Internal 75KΩ i...
SY100S350: Features: ` Max. transparent propagation delay of 900ps` Min. Master Reset and Enable pulse widths of 100ps`IEE min. of 98mA` Industry standard 100K ECL levels`Extended supply voltage option: VEE = ...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
DescriptionThe SY10/100E111 are low skew 1-to-9 differential drivers designed for clock distributi...

The SY100S350 offers six high-speed D-Latches with both true and complement outputs, and is performance compatible for use with high-performance ECL systems. When both enable signals (Ea and Eb) are at a logic LOW, the latches are transparent and the input signals( D0D5) appear at the outputs (Q0Q5) after a propagation delay. If either or both of the enable signals are at a logic HIGH, then the latches store the last valid data present on SY100S350's inputs before Ea or Eb went to a logic HIGH. The Master Reset MR) overrides all other input signals and takes the outputs to a logic LOW state. All inputs have 75KΩ pull-down resistors.