Features: ` 1100MHz min. toggle frequency` Extended 100E VEE range of 4.2V to 5.5V` Differential output` Individual and common clocks` Indivldual asynchronous reset` Paired asynchronous sets` Fully compatible with Industry standard 10KH, 100K ECL levels` Internal 75K input pulldown resistors` Full...
SY10E131: Features: ` 1100MHz min. toggle frequency` Extended 100E VEE range of 4.2V to 5.5V` Differential output` Individual and common clocks` Indivldual asynchronous reset` Paired asynchronous sets` Fully ...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
DescriptionThe SY10/100E111 are low skew 1-to-9 differential drivers designed for clock distributi...

The SY10E131/100E131 are high-speed quad master slave D-type flip-flops with differential outputs designed for use in new, high-performance ECL systems. The flip-flops of SY10E131 may be individually clocked by holding CC (Common Clock) at a logic LOW and then using the four individual CE (Clock Enable CE0CE3) inputs to accomplish such clocking. Alternatively, all four flip-flops can be clocked in common by holding the CE inputs LOW and then using CC to clock the data. In the common clock mode, the CE input acts as a control that passes the CC signal to the flip-flop. Data is clocked into the flip-flop on the rising edge of the output of the logical OR operation between CE and CC (data enters the master when both CC and CE are LOW and data transfers to the slave when either CE or CC, or both, go HIGH).
Asynchronous set and reset controls are provided. The reset controls of SY10E131 are individual and the set controls are pairwise.