Features: ` Fixed frequency jitter attenuator with selectable clock ranges at 19, 38, 77, 155, 311, and 622 MHz (710 MHz max)` Support for SONET, 10GbE, 10GFC, and corresponding FEC rates ` Ultra-low jitter clock output with jitter generation as low as 0.3 psRMS (50 k...
Si5316: Features: ` Fixed frequency jitter attenuator with selectable clock ranges at 19, 38, 77, 155, 311, and 622 MHz (710 MHz max)` Support for SONET, 10GbE, 10GFC, and corresponding ...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $10.75 - 11.61 / Piece
Clock Generators & Support Products Clock Mult/Regenratr

| Parameter | Symbol |
Value |
Unit |
| DC Supply Voltage | VDD |
0.5 to 3.6 |
V |
| LVCMOS Input Voltage | VDIG |
0.3 to (VDD + 0.3) |
V |
| Operating Junction Temperature | TJCT |
55 to 150 |
|
| Storage Temperature Range | TSTG |
55 to 150 |
|
| ESD HBM Tolerance (100 pF, 1.5 k) |
2 |
kV | |
| ESD MM Tolerance |
200 |
V | |
| Latch-Up Tolerance |
JESD78 Compliant | ||
| Note: Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operation sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. | |||
The Si5316 is a low jitter, precision jitter attenuator for high-speed communication systems, including OC-48, OC-192, 10G Ethernet, and 10G Fibre Channel. The Si5316 accepts dual clock inputs in the 19, 38, 77, 155, 311, or 622 MHz frequency range and generates a jitter-attenuated clock output at the same frequency. Within each of these clock ranges, the device can be tuned approximately 15% higher than nominal SONET/SDH frequencies, up to a maximum of 710 MHz in the 622 MHz range. The Si5316 is based on Silicon Laboratories' 3rd-generation DSPLL® technology, which provides any-rate frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single 1.8, 2.5, or 3.3 V supply, the Si5316 is ideal for providing jitter attenuation in high performance timing applications.