XRT94L33IB

Network Controller & Processor ICs Demapper

product image

XRT94L33IB Picture
SeekIC No. : 00321658 Detail

XRT94L33IB: Network Controller & Processor ICs Demapper

floor Price/Ceiling Price

US $ 131.15~131.15 / Piece | Get Latest Price
Part Number:
XRT94L33IB
Mfg:
Exar
Supply Ability:
5000

Price Break

  • Qty
  • 0~17
  • Unit Price
  • $131.15
  • Processing time
  • 15 Days
View more price & deliveries
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/22

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Quick Details

Product : Mapper Mounting Style : SMD/SMT
Package / Case : TBGA    

Description

Number of Transceivers :
Data Rate :
Supply Current (Max) :
Maximum Operating Temperature :
Packaging :
Mounting Style : SMD/SMT
Product : Mapper
Package / Case : TBGA


Features:

• Provides DS3/ E3 mapping/de-mapping for up to 3 tributaries through SONET STS-1 or SDH AU- 3 and/or TUG-3/AU-4 containers
• Generates and terminates SONET/SDH section, line and path layers
• Integrated SERDES with Clock Recovery Circuit
• Provides SONET frame scrambling and descrambling
• Integrated Clock Synthesizer that generates 155 MHz and 77.76 MHz clock from an external 12.96/19.44/77.76 MHz reference clock
• Integrated 3 E3/DS3/STS-1 De-Synchronizer circuit that de-jitter gapped clock to meet 0.05UIpp jitter requirements
• Access to Line or Section DCC
• Level 2 Performance Monitoring for E3 and DS3
• Supports mixing of STS-1E and DS3 or E3 and DS3 tributaries
• UTOPIA Level 2 interface for ATM or level 2P for Packets
• E3 and DS3 framers for both Transmit and Receive directions
• Complete Transport/Section Overhead Processing and generation per Telcordia and ITU standards
• Single PHY and Multi-PHY operations supported
• Full line APS support for redundancy applications
• Loopback support for both SONET/SDH as well as E3/DS3/STS-1
• Boundary scan capability with JTAG IEEE 1149
• 8-bit microprocessor interface
• 3.3 V ± 5% Power Supply; 5 V input signal tolerance
• -40°C to +85°C Operating Temperature Range
• Available in a 504 Ball TBGA package






Application

• Network switches
• Add/Drop Multiplexer
• W-DCS Digital Cross Connect Systems



Specifications






Description

The XRT94L33 is a highly integrated SONET/SDH terminator designed for E3/DS3/STS-1 mapping/de-mapping functions from either the STS-3 or STM-1 data stream. The XRT94L33 interfaces directly to the optical transceiver The XRT94L33 processes the section, line and path overhead in the SONET/SDH data stream and also performs ATM and PPP PHY-layer processing. The processing of path overhead bytes within the STS-1s or TUG-3s includes 64 bytes for storing the J1 bytes. Path overhead bytes can be accessed through the microprocessor interface or via serial interface.

The XRT94L33 uses the internal E3/DS3 De- Synchronizer circuit with an internal pointer leak algorithm for clock smoothing as well as to remove the jitter due to mapping and pointer movements.

These XRT94L33  De-Synchronizer circuits do not need any external clock reference for its operation.

The SONET/SDH transmit blocks allow flexible insertion of TOH and POH bytes through both Hardware and Software. Individual POH bytes for the transmitted SONET/SDH signal are mapped either from the XRT94L33 memory map or from external interface. A1, A2 framing pattern, C1 byte and H1, H2 pointer byte are generated.The SONET/SDH receive blocks receive SONET STS-3 signal or SDH STM-1 signal and perform the necessary transport and path overhead processing.

The XRT94L33 provides a line side APS (Automatic Protection Switching) interface by offering redundant receive serial interface to be switched at the frame boundary.

The XRT94L33 provides 3 Mappers for performing STS-1/VC-3 to STS-1/DS3/E3 mapping function,one for each STS-1/DS3/E3 framers. A PRBS test pattern generation and detection is implemented to measure the bit-error performance.A general-purpose microprocessor interface is included for control, configuration and monitoring.






Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Connectors, Interconnects
Semiconductor Modules
RF and RFID
Optoelectronics
Programmers, Development Systems
Test Equipment
View more