AZ100E131

Features: • 1100 MHz Min. Toggle Frequency• Differential Outputs• Individual and Common Clocks• Individual Resets (asynchronous)• Paired Sets (asynchronous)• Operating Range of 4.2V to 5.46V• 75k Internal Input Pulldown Resistors• Direct Replacement ...

product image

AZ100E131 Picture
SeekIC No. : 004293054 Detail

AZ100E131: Features: • 1100 MHz Min. Toggle Frequency• Differential Outputs• Individual and Common Clocks• Individual Resets (asynchronous)• Paired Sets (asynchronous)• Oper...

floor Price/Ceiling Price

Part Number:
AZ100E131
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/26

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• 1100 MHz Min. Toggle Frequency
• Differential Outputs
• Individual and Common Clocks
• Individual Resets (asynchronous)
• Paired Sets (asynchronous)
• Operating Range of 4.2V to 5.46V
• 75k Internal Input Pulldown Resistors
• Direct Replacement for On Semiconductor MC10E131 & MC100E131



Pinout

  Connection Diagram


Specifications

Symbol
Characteristic
Rating
Unit
VCC
PECL Power Supply (VEE = 0V)
0 to +6.0
Vdc
VI
PECL Input Voltage (VEE = 0V)
0 to +6.0
Vdc
VEE
ECL Power Supply (VCC = 0V)
-8.0 to 0
Vdc
VI
ECL Input Voltage (VCC = 0V)
-6.0 to 0
Vdc
IHGOUT
Output Current - Continuous
- Surge
50
100
mA
TA
Operating Temperature Range
-40 to +85
°C
TSTG
Storage Temperature Range
-65 to +150
°C



Description

The AZ10/100E131 is a quad master-slave D-type flip-flop with differential outputs. Each flip-flop may be clocked separately by holding Common Clock (CC) LOW and using the Clock Enable (C¯¯En) inputs for clocking.

Common clocking is achieved by holding the C¯¯En inputs LOW and using CC to clock all four flip-flops. In this case, the C¯¯En inputs perform the function of controlling the common clock to each flip-flop.
Individual asynchronous resets are provided (Rn). Asynchronous set controls (Sn) are ganged together in pairs, with the pairing chosen to reflect physical chip symmetry.

Data enters the master when both CC and C¯¯En are LOW, and transfers to the slave when either CC or C¯¯En (or
both) go HIGH.

NOTE: Specifications in ECL/PECL tables are valid when thermal equilibrium is established.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Programmers, Development Systems
Connectors, Interconnects
Power Supplies - Board Mount
Circuit Protection
LED Products
View more