GS880Z36BT-xxxV

Features: • NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization; Fully pin-compatible with both pipelined and flow through NtRAM™, NoBL™ and ZBT™ SRAMs• 1.8 V or 2.5 V +10%/10% core power supply• 1.8 V or 2.5 V I/O supply̶...

product image

GS880Z36BT-xxxV Picture
SeekIC No. : 004356202 Detail

GS880Z36BT-xxxV: Features: • NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization; Fully pin-compatible with both pipelined and flow through NtRAM™, NoBL™ and ZBT...

floor Price/Ceiling Price

Part Number:
GS880Z36BT-xxxV
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/28

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization; Fully pin-compatible with both pipelined and flow through NtRAM™, NoBL™ and ZBT™ SRAMs
• 1.8 V or 2.5 V +10%/10% core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• LBO pin for Linear or Interleave Burst mode
• Pin compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available




Pinout

  Connection Diagram


Specifications

Symbol
Description
Value
Unit
VDD
Voltage on VDD Pins
0.5 to 4.6
V
VDDQ
Voltage on VDDQ Pins
0.5 to VDD
V
VI/O
Voltage on I/O Pins
0.5 to VDDQ +0.5 ( 4.6 V max.)
V
VIN
Voltage on Other Input Pins
0.5 to VDD+0.5 ( 4.6 V max.)
V
IIN
Input Current on Any Pin
+/20
mA
IOUT
Output Current on Any I/O Pin
+/20
mA
PD
Package Power Dissipation
1.5
W
TSTG
Storage Temperature
55 to 125
TBIAS
Temperature Under Bias
55 to 125

Note:
Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component.




Description

The GS880Z18/32/36BT-xxxV is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the GS880Z18/32/36BT-xxxV is switched from read to write cycles.

Because GS880Z18/32/36BT-xxxV is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control (LBO) must be tied to a power rail for proper operation. Asynchronous inputs of GS880Z18/32/36BT-xxxV include the Sleep mode enable (ZZ) and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. GS880Z18/32/36BT-xxxV feature eliminates complex off-chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing.

The GS880Z18/32/36BT-xxxV may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, meaning that in addition to the rising edge triggered registers that capture input signals, the GS880Z18/32/36BT-xxxV incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock.

The GS880Z18/32/36BT-xxxV is implemented with GSI's high performance CMOS technology and is available in a JEDEC-standard 100-pin TQFP package.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Tapes, Adhesives
803
Power Supplies - Board Mount
RF and RFID
Transformers
Computers, Office - Components, Accessories
View more