Features: • Inputs meet JEDEC HSTL Std. JESD 86, and outputs meet Level III specifications• 12k W pull-up on D and LE inputs• ESD classification testing is done to JEDEC Standard JESD22. Protection exceeds 2000 V to HBM per method A114.• Latch-up testing is done to JEDEC St...
HSTL16919: Features: • Inputs meet JEDEC HSTL Std. JESD 86, and outputs meet Level III specifications• 12k W pull-up on D and LE inputs• ESD classification testing is done to JEDEC Standard J...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
SYMBOL | PARAMETER | CONDITIONS |
RATING |
Unit |
VCC VI VO IIK IOK IO JA Tstg |
Supply voltage range Input voltage range 2 Output voltage range 2 Input clamp current Output clamp current 3 Continuous output current Continuous current through each VCC or GND Package thermal impedance 4 Storage temperature range |
VI < 0 VO < 0 or VO > VCC VO = 0 to VCC |
0.5 to +4.6 0.5 to VCC +0.5 0.5 to VCC +0.5 50 ±50 ±50 ±100 89 65 to +150 |
V V V mA mA mA mA °C/W °C |
NOTES:
1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
3. This current flows only when the output is in the high state and VO > VCC.
4. The package thermal impedance is calculated in accordance with JESD 51.
The HSTL16919 is a 9-bit to 18-bit D-type latch designed for 3.15 to 3.45 V VCC operation.
The D inputs accept HSTL levels and the Q outputs provide LVTTL levels. The HSTL16919 is particularly suitable for driving an address bus to two banks of memory. Each bank of nine outputs is controlled with its own latch-enable (LE) input. Each of the nine D inputs is tied to the inputs of two D-type latches that provide true data (Q) at the outputs. While LE is LOW the Q outputs of the corresponding nine latches follow the D inputs.
When LE is taken HIGH, the Q outputs are latched at the levels set up at the D inputs. The HSTL16919 is characterized for operation from 0 to +70 °C.