MCM67B618A

PinoutSpecifications Rating Symbol Value Unit Power Supply Voltage VCC 0.5 to + 7.0 V Voltage Relative to VSS for AnyPin Except VCC Vin, Vout 0.5 to VCC + 0.5 V Output Current (per I/O) Iout ± 30 mA Power Dissipation PD 1.6 W Temperature Under Bias Tbias 10 ...

product image

MCM67B618A Picture
SeekIC No. : 004417872 Detail

MCM67B618A: PinoutSpecifications Rating Symbol Value Unit Power Supply Voltage VCC 0.5 to + 7.0 V Voltage Relative to VSS for AnyPin Except VCC Vin, Vout 0.5 to VCC + 0.5 V Output Curre...

floor Price/Ceiling Price

Part Number:
MCM67B618A
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/25

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Pinout

  Connection Diagram


Specifications

Rating Symbol Value Unit
Power Supply Voltage VCC 0.5 to + 7.0 V
Voltage Relative to VSS for Any
Pin Except VCC
Vin, Vout 0.5 to VCC + 0.5 V
Output Current (per I/O) Iout ± 30 mA
Power Dissipation PD 1.6 W
Temperature Under Bias Tbias 10 to + 85
Operating Temperature TA 0 to +70
Storage Temperature Tstg 55 to + 125



Description

 

The MCM67B618A is a 1,179,648 bit synchronous fast static random access memory designed to provide a burstable, highperformance, secondary cache for the i486TM and PentiumTM microprocessors. It is organized as 65,536 words of 18 bits. The device integrates input registers, a 2bit counter, high speed SRAM, and high drive capability outputs onto a single monolithic circuit for reduced parts count implementation of cache data RAM applications. Synchronous design allows precise cycle control with the use of an external clock (K). BiCMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

Addresses (A0 A15), data inputs (D0 D17), and all control signals except output enable (G) are clock (K) controlled through positiveedge triggered noninverting registers.

Bursts can be initiated with either address status processor (ADSP) or address status cache controller (ADSC) input pins. Subsequent burst addresses can be generated internally by the MCM67B618A (burst sequence imitates that of the i486 and Pentium) and controlled by the burst address advance (ADV) input pin. The following pages provide more detailed information on burst controls.

Write cycles are internally selftimed and are initiated by the rising edge of the clock (K) input. This feature eliminates complex offchip write pulse generation and provides increased flexibility for incoming signals.

Dual write enables (LW and UW) are provided to allow individually writeable bytes. LW controls DQ0 DQ8 (the lower bits), while UW controls DQ9 DQ17 (the upper bits).

This device is ideally suited for systems that require wide data bus widths and cache memory. See Figure 2 for applications information.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Fans, Thermal Management
Potentiometers, Variable Resistors
Sensors, Transducers
Motors, Solenoids, Driver Boards/Modules
Boxes, Enclosures, Racks
Inductors, Coils, Chokes
View more