Features: * Wide Operating Voltage Range of 2 V to 6 V* Outputs Can Drive Up To 10 LSTTL Loads* Low Power Consumption, 80-A Max ICC* Typical tpd = 20 ns* ±4-mA Output Drive at 5 V* Low Input Current of 1 A Max* Look-Ahead Circuitry Enhances Cascaded Counters* Fully Synchronous in Count Modes* Para...
SN54HC193N: Features: * Wide Operating Voltage Range of 2 V to 6 V* Outputs Can Drive Up To 10 LSTTL Loads* Low Power Consumption, 80-A Max ICC* Typical tpd = 20 ns* ±4-mA Output Drive at 5 V* Low Input Current...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: PinoutSpecificationsDescriptionThe SN54/74LS147 and SN54/74LS148 are Priority Encoders. ...
PinoutDescriptionThe LS155 and LS156 are Dual 1-of-4 Decoder/Demultiplexers with common Address in...

Supply voltage range, VCC . . . . . . . . . . . . . . . . −0.5 V to 7 V
Input clamp current, IIK (VI < 0 or VI > VCC) (see Note 1) . . . . . . . . ±20 mA
Output clamp current, IOK (VO < 0 or VO > VCC) (see Note 1) . . . . . ±20 mA
Continuous output current, IO (VO = 0 to VCC) . . . . ±25 mA
Continuous current through VCC or GND . . . . . . . . . ±50 mA
Package thermal impedance, JA (see Note 2): D package . . . . . . . . 73/W
N package . . . . . . . . . . . . . . 67/W
NS package . . . . . . . . . . . . 64/W
PW package . . . . . . . . . . . 108/W
Storage temperature range, Tstg . . . . . . . . . −65 to 150
† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The package thermal impedance is calculated in accordance with JESD 51-7.
The 'HC193 devices are 4-bit synchronous, reversible, up/down binary counters.Synchronous operation HC193 is provided by having all flip-flops clocked simultaneously so that the outputs change coincidentally with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters.
The outputs of the four flip-flops HC193 are triggered on a low-to-high-level transition of either count (clock) input (UP or DOWN). The direction of counting is determined by which count input is pulsed while the other count input is high.
All four counters are fully programmable; that is, each output may be preset to either level by placing a low on the load (LOAD) input and entering the desired data at the data inputs. The output changes to agree with the data inputs independently of the count pulses. HC193 feature allows the counters to be used as modulo-N dividers simply by modifying the count length with the preset inputs.
A clear (CLR) input of HC193 has been provided that forces all outputs to the low level when a high level is applied. The clear function is independent of the count and LOAD inputs. These counters were designed to be cascaded without the need for external circuitry. The borrow (BO) output produces a low-level pulse while the count is zero (all outputs low) and DOWN is low. Similarly, the carry (CO) output of HC193 produces a low-level pulse while the count is maximum (9 or 15), and UP is low. The counters then can be cascaded easily by feeding BO and CO to DOWN and UP, respectively, of the succeeding counter.