SY100S331

Features: `Max. toggle frequency of 800MHz`Differential outputs`IEE min. of 80mA`Industry standard 100K ECL levels`Extended supply voltage option: VEE = 4.2V to 5.5V`Voltage and temperature compensation for improved noise immunity`Internal 75KΩ input pull-down resistors`150% faster than Fair...

product image

SY100S331 Picture
SeekIC No. : 004509986 Detail

SY100S331: Features: `Max. toggle frequency of 800MHz`Differential outputs`IEE min. of 80mA`Industry standard 100K ECL levels`Extended supply voltage option: VEE = 4.2V to 5.5V`Voltage and temperature compensa...

floor Price/Ceiling Price

Part Number:
SY100S331
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2025/12/23

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

`Max. toggle frequency of 800MHz
`Differential outputs
`IEE min. of 80mA
`Industry standard 100K ECL levels
`Extended supply voltage option: VEE = 4.2V to 5.5V
`Voltage and temperature compensation for improved noise immunity
`Internal 75KΩ input pull-down resistors
`150% faster than Fairchild
`40% lower power than Fairchild
`Function and pinout compatible with Fairchild F100K
`Available in 24-pin CERPACK and 28-pin PLCC packages



Pinout

  Connection Diagram


Description

The SY100S331 offers three D-type, edge-triggered master/slave flip-flops with true and complement outputs, designed for use in high-performance ECL systems. Each flip-flop is controlled by a common clock (CPc), as well as its own clock pulse (CPn). The resultant clock signal controlling the flip-flop is the logical OR operation of these two clock signals. Data enters the master when both CPc and CPn are LOW and enters the slave on the rising edge of either CPc or CPn (or both).

Additional control signals of SY100S331 include Master Set (MS) and Master Reset (MR) inputs. Each flip-flop also has its own Direct Set (SDn) and Direct Clear (CDn) signals. The MR, MS, SDn and DCn signals override the clock signals. The inputs on this device have 75KΩ pull-down resistors.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Audio Products
Crystals and Oscillators
Potentiometers, Variable Resistors
Hardware, Fasteners, Accessories
Power Supplies - Board Mount
View more