Features: `Max. toggle frequency of 800MHz`Differential outputs`IEE min. of 80mA`Industry standard 100K ECL levels`Extended supply voltage option: VEE = 4.2V to 5.5V`Voltage and temperature compensation for improved noise immunity`Internal 75KΩ input pull-down resistors`150% faster than Fair...
SY100S331: Features: `Max. toggle frequency of 800MHz`Differential outputs`IEE min. of 80mA`Industry standard 100K ECL levels`Extended supply voltage option: VEE = 4.2V to 5.5V`Voltage and temperature compensa...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
DescriptionThe SY10/100E111 are low skew 1-to-9 differential drivers designed for clock distributi...

The SY100S331 offers three D-type, edge-triggered master/slave flip-flops with true and complement outputs, designed for use in high-performance ECL systems. Each flip-flop is controlled by a common clock (CPc), as well as its own clock pulse (CPn). The resultant clock signal controlling the flip-flop is the logical OR operation of these two clock signals. Data enters the master when both CPc and CPn are LOW and enters the slave on the rising edge of either CPc or CPn (or both).
Additional control signals of SY100S331 include Master Set (MS) and Master Reset (MR) inputs. Each flip-flop also has its own Direct Set (SDn) and Direct Clear (CDn) signals. The MR, MS, SDn and DCn signals override the clock signals. The inputs on this device have 75KΩ pull-down resistors.