TSB41AB3-EP

Features: · Controlled Baseline− One Assembly/Test Site, One Fabrication Site· Extended Temperature Performance of −40°C to 85°C· Enhanced Diminishing Manufacturing Sources (DMS) Support· Enhanced Product Change Notification· Qualification Pedigree†· Fully Supports Provisions of ...

product image

TSB41AB3-EP Picture
SeekIC No. : 004529158 Detail

TSB41AB3-EP: Features: · Controlled Baseline− One Assembly/Test Site, One Fabrication Site· Extended Temperature Performance of −40°C to 85°C· Enhanced Diminishing Manufacturing Sources (DMS) Support...

floor Price/Ceiling Price

Part Number:
TSB41AB3-EP
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/5/14

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

· Controlled Baseline
− One Assembly/Test Site, One Fabrication Site
· Extended Temperature Performance of −40°C to 85°C
· Enhanced Diminishing Manufacturing Sources (DMS) Support
· Enhanced Product Change Notification
· Qualification Pedigree†
· Fully Supports Provisions of IEEE 1394-1995 Standard for High Performance Serial Bus‡ and the 1394a-2000 Supplement
· Fully Interoperable With FireWire and i.LINK Implementation of IEEE Std 1394
· Fully Compliant With Open HCI Requirements
· Provides Three 1394a-2000 Fully-Compliant Cable Ports at 100/200/400 Megabits Per Second (Mbits/s)
· Full 1394a-2000 Support Includes: Connection Debounce, Arbitrated Short Reset, Multispeed Concatenation, Arbitration Acceleration, Fly-By Concatenation, Port Disable/Suspend/Resume
· Extended Resume Signaling for Compatibility With Legacy DV Devices
· Ultralow Power Sleep Mode
· Node Power Class Information Signaling for System Power Management
· Cable Power Presence Monitoring
· Cable Ports Monitor Line Conditions for Active Connection to Remote Node
· Power-Down Features to Conserve Energy in Battery Powered Applications Include: Automatic Device Power Down During
Suspend, Device Power-Down Terminal, Link Interface Disable via LPS, and Inactive Ports Powered Down
· Data Interface to Link-Layer Controller Through 2/4/8 Parallel Lines at 49.152 MHz
· Interface to Link Layer Controller Supports Low-Cost TI Bus-Holder Isolation and Optional Annex J Electrical Isolation
· Interoperable With Link-Layer Controllers Using 3.3-V and 5-V Supplies
· Interoperable With Other Physical Layers (PHYs) Using 3.3-V and 5-V Supplies
· Low Cost 24.576-MHz Crystal Provides Transmit Receive Data at 100/200/400 Mbits/s, and Link-Layer Controller Clock at 49.152 MHz
· Separate Cable Bias (TPBIAS) for Each Port
· Single 3.3-V Supply Operation
· Low-Cost High Performance 80-Pin TQFP (PFP) Thermally Enhanced Package
· Direct Drop-In Upgrade for TSB41LV03APFP and TSB41LV03PFP
· Software Device Reset (SWR)
· Fail-Safe Circuitry Senses Sudden Loss of Power to the Device and Disables the Ports to Ensure That the TSB41AB3 Does Not Load the TPBIAS of Any Connected Device and Blocks Any Leakage From the Port Back to Power Plane
· The TSB41AB3 Has a 1394a Compliant Common-Mode Noise Filter on the Incoming Bias Detect Circuit to Filter Out
Cross-Talk Noise




Pinout

  Connection Diagram


Specifications

Supply voltage range, VDD (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . .. . . −0.3 V to 4 V
Input voltage range, VI (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . .. −0.5 V to VDD + 0.5 V
5-V tolerant I/O supply voltage range, VDD(5V) . . . . . . . . . . . . . . . . . . . . . . . . −0.3 V to 5.5 V
5-V tolerant input voltage range, VI(5V) . . . . . . . . . . . . . . . . . . . . . −0.5 V to VDD(5V) + 0.5 V
Output voltage range at any output, VO . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to VDD + 0.5 V
Continuous total power dissipation . . . . . . . . . . . . . . . . . . . . . .. See Dissipation Rating Table
Operating free air temperature, TA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −40°C to 85°C
Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds . . . . . . . . . . . . . . . . . 260°C
NOTE 1: All voltage values, except differential I/O bus voltages, are with respect to network ground.



Description

The TSB41AB3 provides the digital and analog transceiver functions required to implement a three-port node in a cable-based IEEE 1394 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The TSB41AB3 is designed to interface with a line layer controller (LLC), such as the TSB12LV21, TSB12LV22, TSB12LV23, TSB12LV26, TSB12LV31, TSB12LV41, TSB12LV42, or TSB12LV01A.

The TSB41AB3 requires only an external 24.576-MHz crystal as a reference. An external clock may be used instead of a crystal. An internal oscillator drives an internal phase-locked loop (PLL), which generates the required 393.216-MHz reference signal. This reference signal is internally divided to provide the clock signals used to control transmission of the outbound encoded strobe and data information. A 49.152-MHz clock signal is supplied to the associated LLC for synchronization of the two chips and is used for resynchronization of the received data. The power-down (PD) function, when enabled by asserting the PD terminal high, stops operation of the PLL.

The TSB41AB3 supports an optional isolation barrier between itself and its LLC. When the ISO input terminal is tied high, the LLC interface outputs behave normally. When the ISO terminal is tied low, internal differentiatinglogic is enabled, and the outputs are driven such that they can be coupled through a capacitive or transformer galvanic isolation barrier as described in Annex J of IEEE Std 1394-1995 and in the 1394a-2000 Supplement (section 5.9.4) (hereafter referred to as Annex J type isolation). To operate with TI bus holder isolation, the ISO terminal on the PHY must be high.

Data bits to be transmitted through the cable ports are received from the LLC on two, four, or eight parallel paths
(depending on the requested transmission speed). They are latched internally in the TSB41AB3 in  synchronization with the 49.152-MHz system clock. These bits are combined serially, encoded, and transmitted at 98.304, 196.608, or 392.216 Mbits/s (referred to as S100, S200, and S400 speed, respectively) as the outbound data-strobe information stream. During transmission, the encoded data information is transmitted differentially on the TPB cable pair(s), and the encoded strobe information is transmitted differentially on the TPA cable pair(s).

During packet reception the TPA and TPB transmitters of the receiving cable port are disabled, and the receivers
for that port are enabled. The encoded data information is received on the TPA cable pair, and the encoded strobe information is received on the TPB cable pair. The received data-strobe information is decoded to recover the receive clock signal and the serial data bits. The serial data bits are split into two-, four-, or eight-bit parallel streams (depending upon the indicated receive speed), resynchronized to the local 49.152-MHz system clock, and sent to the associated LLC. The received data is also transmitted (repeated) on the other active (connected) cable ports.

Both the TPA and TPB cable interfaces incorporate differential comparators to monitor the line states during initialization and arbitration. The outputs of these comparators are used by the internal logic to determine the arbitration status. The TPA channel monitors the incoming cable common-mode voltage. The value of thiscommon-mode voltage is used during arbitration to set the speed of the next packet transmission. In addition, the TPB channel monitors the incoming cable common-mode voltage on the TPB pair for the presence of the remotely supplied twisted-pair bias voltage.

The TSB41AB3 provides a 1.86-V nominal bias voltage at the TPBIAS terminal for port termination. The PHY contains three independent TPBIAS circuits. This bias voltage, when seen through a cable by a remote receiver, indicates the presence of an active connection. This bias voltage source must be stabilized by an external filter capacitor of 1 F.

The line drivers in the TSB41AB3, operating in a high-impedance current mode, are designed to work with external 112- line-termination resistor networks in order to match the 110- cable impedance. One network is provided at each end of a twisted-pair cable. Each network is composed of a pair of series-connected 56- resistors. The midpoint of the pair of resistors that is directly connected to the twisted-pair A terminals is connected to its corresponding TPBIAS voltage terminal. The midpoint of the pair of resistors that is directly connected to the twisted-pair B terminals is coupled to ground through a parallel R-C network with recommended values of 5 k and 220 pF. The values of the external line-termination resistors are designed to meet the standard specifications when connected in parallel with the internal receiver circuits. An external resistor connected between the R0 and R1 terminals sets the driver output current, along with other internal operating currents. This current setting resistor has a value of 6.34 k ±1%.

When the power supply of the TSB41AB3 is off while the twisted-pair cables are connected, the TSB41AB3 transmitter and receiver circuitry presents a high-impedance signal to the cable and does not load the TPBIAS voltage at the other end of the cable.

When the TSB41AB3 is used without one or more of the ports brought out to a connector, the twisted-pair terminals of the unused ports must be terminated for reliable operation. For each unused port, the TPB+ and TPB− terminals can be tied together and then pulled to ground through a 1-k resistor, or the TPB+ and TPB− terminals can be connected to the suggested termination network. The TPA+ and TPA− terminals of an unused port can be left unconnected. The TPBias terminal can be connected to a 1-F capacitor to ground or left floating.

The TESTM, SE, and SM terminals are used to set up various manufacturing test conditions. For normal operation, it is recommended that the TESTM terminal be connected to VDD through a 1-k resistor, and SE be tied to ground through a 1-k resistor, while SM is connected directly to ground.

Four package terminals are used as inputs to set the default value for four configuration status bits in the self-ID packet and are tied high through a 1-k resistor or hardwired low as a function of the equipment design. The PC0PC2 terminals are used to indicate the default power-class status for the node (the need for power from the cable or the ability to supply power to the cable). See Table 9 for power-class encoding. The C/LKON terminal is used as an input to indicate that the node is a contender either isochronous resource manager (IRM) or for bus manager (BM).

The TSB41AB3 supports suspend/resume as defined in the IEEE 1394a-2000 specification. The suspend mechanism allows pairs of directly-connected ports to be placed into a low-power conservation state (suspended state) while maintaining a port-to-port connection between 1394 bus segments. While in the suspended state, a port is unable to transmit or receive data transaction packets. However, a port in the suspended state is capable of detecting connection status changes and detecting incoming TPBias. When all three ports of the TSB41AB3 are suspended, all circuits except the band gap reference generator and bias detection circuits are powered down resulting in significant power savings. For additional details of suspend/resume operation refer to the 1394a-2000 specification. The use of suspend/resume is recommended for new designs.

The port transmitter and receiver circuitry is disabled during power down (when the PD input terminal is asserted high), during reset (when the RESET input terminal is asserted low), when no active cable is connected to the port, or when controlled by the internal arbitration logic. The TPBias output is disabled during power down, during reset, or when the port is disabled as commanded by the LLC.

The CNA (cable-not-active) terminal provides a high when there are no twisted-pair cable ports receiving incoming bias (i.e., they are either disconnected or suspended) and can be used along with LPS to determine when to power down the TSB41AB3. The CNA output is not debounced. When the PD terminal is asserted high, the CNA detection circuitry is enabled (regardless of the previous state of the ports) and a pulldown is activated   
on the RESET terminal so as to force a reset of the TSB41AB3 internal logic.
The link power status (LPS) terminal works with the C/LKON terminal to manage the power usage in the node.

The LPS signal from the LLC is used in conjunction with the LCtrl bit (see Table 1 and Table 2 in the APPLICATION INFORMATION section) to indicate the active/power status of the LLC. The LPS signal is also used to reset, disable, and initialize the PHY-LLC interface (the state of the PHY-LCC interface is controlled solely by the LPS input regardless of the state of the LCtrl bit).




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Industrial Controls, Meters
Cable Assemblies
Audio Products
Fans, Thermal Management
Connectors, Interconnects
View more