ZL30108

Features: • Supports output wander and jitter generation specifications for GR-253-CORE OC-3 and G.813 STM-1 SONET/SDH interfaces• Accepts two input references and synchronizes to any combination of 2 kHz, 8 kHz, 1.544 MHz, 2.048 MHz, 8.192 MHz, 16.384 MHz or 19.44 MHz inputs• Pr...

product image

ZL30108 Picture
SeekIC No. : 004550946 Detail

ZL30108: Features: • Supports output wander and jitter generation specifications for GR-253-CORE OC-3 and G.813 STM-1 SONET/SDH interfaces• Accepts two input references and synchronizes to any co...

floor Price/Ceiling Price

Part Number:
ZL30108
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/25

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Supports output wander and jitter generation specifications for GR-253-CORE OC-3 and G.813 STM-1 SONET/SDH interfaces
• Accepts two input references and synchronizes to any combination of 2 kHz, 8 kHz, 1.544 MHz, 2.048 MHz, 8.192 MHz, 16.384 MHz or 19.44 MHz inputs
• Provides a 19.44 MHz (SONET/SDH) clock output
• Provides an 8 kHz framing pulse and a 2 kHz multi-frame pulse
• Provides automatic entry into Holdover and return from Holdover
• Hitless reference switching
• Provides lock and accurate reference fail indication
• Loop filter bandwidth of 29 Hz or 14 Hz
• Less than 24 psrms intrinsic jitter on the 19.44 MHz
output clock, compliant with GR-253-CORE OC-3 and G.813 STM-1 specifications
• Less than 0.5 nspp intrinsic jitter on output frame pulses
• External master clock source: clock oscillator or crystal
• Simple hardware control interface




Application

• Line card synchronization for SONET/SDH systems


Pinout

  Connection Diagram


Specifications

  Parameter Symbol Min. Max. UNIT
1 Supply voltage V DD_R -0.5 4.6 V
2 Core supply voltage V CORE_R -0.5 2.5 V
3 Voltage on any digital pin VPIN -0.5 6 V
4 Voltage on OSCi and OSCo pin VOSC -0.3 VDD + 0.3 V
5 Current on any pin IPIN   30 mA
6 Storage temperature TST -55 125
7 Package power dissipation PPD   195 mW
8 ESD rating VESD   2k V

* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.
* Voltages are with respect to ground (GND) unless otherwise stated



Description

The ZL30108 SONET/SDH network interface digital phase-locked loop (DPLL) provides timing and synchronization for SONET/SDH network interface cards.

The ZL30108 generates a SONET/SDH clock and framing signals that are phase locked to one of two backplane or network references. It helps ensure system reliability by monitoring its references for frequency accuracy and stability and by maintaining tight phase alignment between the input reference clock and clock outputs.

The ZL30108 output clock's wander and jitter generation are compliant with GR-253-CORE OC-3 and G.813 STM-1 specifications.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Inductors, Coils, Chokes
Programmers, Development Systems
Boxes, Enclosures, Racks
Circuit Protection
View more