CY2SSTV855ZC

Features: • Phase-locked loop (PLL) clock distribution for Double Data Rate Synchronous DRAM applications• 1:5 differential outputs• External feedback pins (FBINT, FBINC) are used to synchronize the outputs to the clock input• SSCG: Spread Aware™ for electromagnetic i...

product image

CY2SSTV855ZC Picture
SeekIC No. : 004319307 Detail

CY2SSTV855ZC: Features: • Phase-locked loop (PLL) clock distribution for Double Data Rate Synchronous DRAM applications• 1:5 differential outputs• External feedback pins (FBINT, FBINC) are used ...

floor Price/Ceiling Price

Part Number:
CY2SSTV855ZC
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/26

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Phase-locked loop (PLL) clock distribution for Double
  Data Rate Synchronous DRAM applications
• 1:5 differential outputs
• External feedback pins (FBINT, FBINC) are used to
  synchronize the outputs to the clock input
• SSCG: Spread Aware™ for electromagnetic
  interference (EMI) reduction
• 28-pin TSSOP package
• Conform to JEDEC DDR specifications



Pinout

  Connection Diagram


Specifications

Input Voltage Relative to VSS:.................................VSS 0.3V
Input Voltage Relative to VDDQ or AVDD: ............. VDD + 0.3V
Storage Temperature: ................................65°C to + 150°C
Operating Temperature: ................................40°C to +85°C
Maximum Power Supply: ...................................................3.5V
This device contains circuitry to protect the inputs against
damage due to high static voltages or electric field; however,
precautions should be taken to avoid application of any
voltage higher than the maximum rated voltages to this circuit.
For proper operation, Vin and Vout should be constrained to the
range:
VSS < (Vin or Vout) < VDD.
Unused inputs must always be tied to an appropriate logic
voltage level (either VSS or VDD).



Description

The CY2SSTV855ZC is a high-performance, very-low-skew, very-low-jitter zero-delay buffer that distributes a differential clock input pair (SSTL_2) to four differential (SSTL_2) pairs of clock outputs and one differential pair of feedback clock outputs. In support of low power requirements, when power-down is HIGH, the outputs switch in phase and frequency with the input clock. When power-down is LOW, all outputs are disabled to a high-impedance state and the PLL is shut down.

The CY2SSTV855ZC supports a low-frequency power-down mode. When the input is < 20 MHz, the PLL is disabled and the outputs are put in the Hi-Z state. When the input frequency is > 20 MHz, the PLL and outputs are enabled.

When AVDD is tied to ground, the PLL is turned off and bypassed with the input reference clock gated to the outputs. The Cypress CY2SSTV855 is Spread Aware and supports tracking of Spread Spectrum clock inputs to reduce EMI




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Connectors, Interconnects
Programmers, Development Systems
Audio Products
Fans, Thermal Management
Tapes, Adhesives
803
Sensors, Transducers
View more