CY7C132

Features: * True Dual-Ported memory cells which allow simulta- neous reads of the same memory location* 2K x 8 organization* 0.65-micron CMOS for optimum speed/power* High-speed access: 15 ns* Low operating power: ICC = 90 mA (max.)* Fully asynchronous operation* Automatic power-down* Master CY7C...

product image

CY7C132 Picture
SeekIC No. : 004319920 Detail

CY7C132: Features: * True Dual-Ported memory cells which allow simulta- neous reads of the same memory location* 2K x 8 organization* 0.65-micron CMOS for optimum speed/power* High-speed access: 15 ns* Low o...

floor Price/Ceiling Price

Part Number:
CY7C132
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/28

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

* True Dual-Ported memory cells which allow simulta- neous reads of the same memory location
* 2K x 8 organization
* 0.65-micron CMOS for optimum speed/power
* High-speed access: 15 ns
* Low operating power: ICC   = 90 mA (max.)
* Fully asynchronous operation
* Automatic power-down
* Master CY7C132/CY7C136 easily expands data bus  width to 16 or more bits using slave CY7C142/CY7C146
* BUSY output flag on CY7C132/CY7C136; BUSY input  on CY7C142/CY7C146
* INT flag for port-to-port communication (52-pin  PLCC/PQFP versions)
* Available in 48-pin DIP (CY7C132/142), 52-pin PLCC and  52-pin TQFP (CY7C136/146)
* Pin-compatible and functionally equivalent to  IDT7132/IDT7142



Pinout

  Connection Diagram


Specifications

(Above which the useful life may be impaired. For user guide- lines, not tested.)
Storage Temperature ........................................-65°C to +150°C
Ambient Temperature with
Power Applied....................................................-55°C to +125°C
Supply Voltage to Ground Potential
(Pin 48 to Pin 24)......................................................-0.5V to +7.0V
DC Voltage Applied to Outputs
in High Z State..........................................................-0.5V to +7.0V
DC Input Voltage......................................................-3.5V to +7.0V
Output Current into Outputs (LOW)......................................20 mA
Static Discharge Voltage.................................................... >2001V
(per MIL-STD-883, Method 3015)
Latch-Up Current.............................................................. >200 mA



Description

The CY7C132/CY7C136/CY7C142 and CY7C146 are high-speed CMOS 2K by 8 dual-port static RAMs. Two ports are provided to permit independent access to any location in memory. The CY7C132/ CY7C136 can be utilized as either a standalone 8-bit dual-port static RAM or as a MASTER du- al-port RAM in  conjunction with the CY7C142/CY7C146 SLAVE dual-port device in systems requiring 16-bit or greater word widths. It is the solution to applications requiring shared or buffered data such as cache memory for DSP, bit-slice, or multiprocessor designs.

Each port of CY7C132/CY7C136/CY7C142 and CY7C146 has independent control pins; chip enable (CE), write enable (R/W), and output enable (OE). BUSY flags are provided on each port. In addition, an interrupt flag (INT) is provided on each port of the 52-pin PLCC version. BUSY sig- nals that the port CY7C132/CY7C136/CY7C142 and CY7C146 is trying to access the same location currently being accessed by the other port. On the PLCC version, INT is an interrupt flag indicating that data has been placed in a unique location (7FF for the left port and 7FE for the right port).

An automatic power-down CY7C132/CY7C136/CY7C142 and CY7C146 feature is controlled independently on each port by the chip enable (CE) pins.

The CY7C132/CY7C142 are available in 48-pin DIP. The CY7C136/CY7C146 are available in 52-pin PLCC and PQFP.


Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
RF and RFID
LED Products
Audio Products
Memory Cards, Modules
Optoelectronics
View more