Features: • Guaranteed Low Skew < 25ps (max)• Very low duty cycle distortion < 300ps (max)• High speed propagation delay < 2ns (max)• Up to 250MHz operation• Very low CMOS power levels• Hot insertable and over-voltage tolerant inputs• 3-level inpu...
IDT5T915: Features: • Guaranteed Low Skew < 25ps (max)• Very low duty cycle distortion < 300ps (max)• High speed propagation delay < 2ns (max)• Up to 250MHz operation• V...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • IDT54/74FCT646 equivalent to FAST™speed;• IDT54/74FCT646A 30% faster...
Features: • IDT54/74FCT646 equivalent to FAST™speed;• IDT54/74FCT646A 30% faster...
Symbol | Description |
Max |
Unit |
VDD | Power Supply Voltage(2) |
0.5 to +3.6 |
V |
VDDQ | Output Power Supply(2) |
0.5 to +3.6 |
V |
VI | Input Voltage |
0.5 to +3.6 |
V |
VO | Output Voltage(3) |
0.5 to VDDQ +0.5 |
V |
VREF | Reference Voltage(3) |
0.5 to +3.6 |
V |
TSTG | Storage Temperature |
65 to +165 |
°C |
TJ | Junction Temperature |
150 |
°C |
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. VDDQ and VDD internally operate independently. No power sequencing requirements need to be met.
3. Not to exceed 3.6V.
The IDT5T915 2.5V differential (DDR) clock buffer is a user-selectable single-ended or differential input to five differential outputs built on advanced metal CMOS technology. The differential clock buffer fanout from a single or differential input to five differential or single-ended outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The IDT5T915 can act as a translator from a differential HSTL, eHSTL, 1.8V/2.5V LVTTL, LVEPECL, or single-ended 1.8V/2.5V LVTTL input to HSTL, eHSTL, 1.8V/2.5V LVTTL outputs. Selectable interface is controlled by 3-level input signals that may be hard-wired to appropriate high-mid-low levels.
The IDT5T915 true or complementary outputs can be asynchronously enabled/disabled. Multiple power and grounds reduce noise.