THC63LVD104A

Features: • Wide dot clock range: 8-90MHz suited for NTSC, VGA, SVGA, XGA, and WXGA• PLL requires no external components• 50% output clock duty cycle• TTL clock edge programmable• Power down mode• Low power single 3.3V CMOS design• 64pin TQFP• Backwa...

product image

THC63LVD104A Picture
SeekIC No. : 004518647 Detail

THC63LVD104A: Features: • Wide dot clock range: 8-90MHz suited for NTSC, VGA, SVGA, XGA, and WXGA• PLL requires no external components• 50% output clock duty cycle• TTL clock edge programm...

floor Price/Ceiling Price

Part Number:
THC63LVD104A
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/4/26

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Wide dot clock range: 8-90MHz suited for NTSC, VGA, SVGA, XGA, and WXGA
• PLL requires no external components
• 50% output clock duty cycle
• TTL clock edge programmable
• Power down mode
• Low power single 3.3V CMOS design
• 64pin TQFP
• Backward compatible with THC63LVDF64x (18bits) / F84x(24bits)




Specifications

Supply Voltage (VCC) -0.3V ~ +4.0V
CMOS/TTL Input Voltage -0.3V ~ (VCC + 0.3V)
CMOS/TTL Output Voltage -0.3V ~ (VCC + 0.3V)
LVDS Receiver Input Voltage -0.3V ~ (VCC + 0.3V)
Output Current -30mA ~ 30mA
Junction Temperature +125°C
Storage Temperature Range -55 °C~ +125°C
Resistance to soldering heat +260°C /10sec
°C
Maximum Power Dissipation @+25 °C 1.0W



Description

The THC63LVD104A receiver is designed to support pixel data transmission between Host and Flat Panel Display from NTSC up to WXGA resolutions. The THC63LVD104A converts the LVDS data streams back into 35bits of CMOS/TTL data with rising edge or falling edge clock for convenient with a variety of LCD panel controllers.At a transmit clock frequency of 90MHz, 30bits of RGB data and 5bits of timing and control data (HSYNC,VSYNC,DE,CNTL1,CNTL2) are transmitted at an effective rate of 630Mbps per LVDS channel.Using a 90MHz clock, the data throughput is 394Mbytes per second.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Cable Assemblies
Hardware, Fasteners, Accessories
Fans, Thermal Management
Boxes, Enclosures, Racks
Test Equipment
View more